summaryrefslogtreecommitdiff
path: root/tools/scripts
diff options
context:
space:
mode:
authorGautham R. Shenoy <ego@linux.vnet.ibm.com>2017-03-22 18:04:17 +0300
committerMichael Ellerman <mpe@ellerman.id.au>2017-04-11 01:45:09 +0300
commit17ed4c8f81da2bf340d33a8c875f4d6b1dfd9398 (patch)
treedb81a78a568fbadc9d1e18f6c0b1a56c38a02c54 /tools/scripts
parentf3b3f28493d93232a37d5fbb5cb5ad168ede0e1a (diff)
downloadlinux-17ed4c8f81da2bf340d33a8c875f4d6b1dfd9398.tar.xz
powerpc/powernv: Recover correct PACA on wakeup from a stop on P9 DD1
POWER9 DD1.0 hardware has a bug where the SPRs of a thread waking up from stop 0,1,2 with ESL=1 can endup being misplaced in the core. Thus the HSPRG0 of a thread waking up from can contain the paca pointer of its sibling. This patch implements a context recovery framework within threads of a core, by provisioning space in paca_struct for saving every sibling threads's paca pointers. Basically, we should be able to arrive at the right paca pointer from any of the thread's existing paca pointer. At bootup, during powernv idle-init, we save the paca address of every CPU in each one its siblings paca_struct in the slot corresponding to this CPU's index in the core. On wakeup from a stop, the thread will determine its index in the core from the TIR register and recover its PACA pointer by indexing into the correct slot in the provisioned space in the current PACA. Furthermore, ensure that the NVGPRs are restored from the stack on the way out by setting the NAPSTATELOST in paca. [Changelog written with inputs from svaidy@linux.vnet.ibm.com] Signed-off-by: Gautham R. Shenoy <ego@linux.vnet.ibm.com> Reviewed-by: Nicholas Piggin <npiggin@gmail.com> [mpe: Call it a bug] Signed-off-by: Michael Ellerman <mpe@ellerman.id.au>
Diffstat (limited to 'tools/scripts')
0 files changed, 0 insertions, 0 deletions