diff options
author | Biao Huang <biao.huang@mediatek.com> | 2019-05-24 09:26:09 +0300 |
---|---|---|
committer | David S. Miller <davem@davemloft.net> | 2019-05-25 21:02:31 +0300 |
commit | f4ca7a9260dfe700f2a16f0881825de625067515 (patch) | |
tree | 5c28de197a879032f2fa9be19eb49c6eddad048c /tools/perf/scripts/python/exported-sql-viewer.py | |
parent | 5e7f7fc538d894b2d9aa41876b8dcf35f5fe11e6 (diff) | |
download | linux-f4ca7a9260dfe700f2a16f0881825de625067515.tar.xz |
net: stmmac: dwmac-mediatek: modify csr_clk value to fix mdio read/write fail
1. the frequency of csr clock is 66.5MHz, so the csr_clk value should
be 0 other than 5.
2. the csr_clk can be got from device tree, so remove initialization here.
Fixes: 9992f37e346b ("stmmac: dwmac-mediatek: add support for mt2712")
Signed-off-by: Biao Huang <biao.huang@mediatek.com>
Signed-off-by: David S. Miller <davem@davemloft.net>
Diffstat (limited to 'tools/perf/scripts/python/exported-sql-viewer.py')
0 files changed, 0 insertions, 0 deletions