summaryrefslogtreecommitdiff
path: root/tools/perf/scripts/python/call-graph-from-sql.py
diff options
context:
space:
mode:
authorMatt Roper <matthew.d.roper@intel.com>2016-04-06 00:37:19 +0300
committerMatt Roper <matthew.d.roper@intel.com>2016-04-06 21:01:02 +0300
commit281c114f8e80d3a86f18ccf7cb93460bad48fcbe (patch)
tree550c1185390bf1941dd87e73b0d96d4c6544d94b /tools/perf/scripts/python/call-graph-from-sql.py
parenta280f7dd9f1a85eed242d0f62498bfc11520a1a3 (diff)
downloadlinux-281c114f8e80d3a86f18ccf7cb93460bad48fcbe.tar.xz
drm/i915/bxt: Set max cdclk frequency properly
intel_update_max_cdclk() doesn't have a switch case for Broxton, so dev_priv->max_cdclk_freq gets set to whatever clock frequency we're currently running at (e.g., 144 MHz) rather than the true maximum. This causes our max dotclock to also be set too low and in turn leads mode verification to reject perfectly valid modes while loading EDID firmware blobs. Cc: Imre Deak <imre.deak@intel.com> Signed-off-by: Matt Roper <matthew.d.roper@intel.com> Reviewed-by: Imre Deak <imre.deak@intel.com> Link: http://patchwork.freedesktop.org/patch/msgid/1459892239-14041-1-git-send-email-matthew.d.roper@intel.com
Diffstat (limited to 'tools/perf/scripts/python/call-graph-from-sql.py')
0 files changed, 0 insertions, 0 deletions