diff options
author | Paul Cercueil <paul@crapouillou.net> | 2019-07-01 14:36:06 +0300 |
---|---|---|
committer | Stephen Boyd <sboyd@kernel.org> | 2019-08-08 00:33:39 +0300 |
commit | 568b9de48d80bcf1a92e2c4fa67651abbb8ebfe2 (patch) | |
tree | 08e313f08412be78fbeb60d7c4fa728b96dc4f09 /drivers/clk/ingenic/jz4770-cgu.c | |
parent | 5f9e832c137075045d15cd6899ab0505cfb2ca4b (diff) | |
download | linux-568b9de48d80bcf1a92e2c4fa67651abbb8ebfe2.tar.xz |
clk: ingenic/jz4740: Fix "pll half" divider not read/written properly
The code was setting the bit 21 of the CPCCR register to use a divider
of 2 for the "pll half" clock, and clearing the bit to use a divider
of 1.
This is the opposite of how this register field works: a cleared bit
means that the /2 divider is used, and a set bit means that the divider
is 1.
Restore the correct behaviour using the newly introduced .div_table
field.
Signed-off-by: Paul Cercueil <paul@crapouillou.net>
Link: https://lkml.kernel.org/r/20190701113606.4130-1-paul@crapouillou.net
Signed-off-by: Stephen Boyd <sboyd@kernel.org>
Diffstat (limited to 'drivers/clk/ingenic/jz4770-cgu.c')
0 files changed, 0 insertions, 0 deletions