summaryrefslogtreecommitdiff
path: root/arch/arm/boot/dts/marco-evb.dts
diff options
context:
space:
mode:
authorBarry Song <Baohua.Song@csr.com>2012-12-20 13:07:38 +0400
committerBarry Song <Barry.Song@csr.com>2013-01-22 15:33:30 +0400
commit09180e5b4e673a92f1a8f47061948f524ceba8df (patch)
tree107413d0bad8bfa0b929eaf608b62580a7a1c6ee /arch/arm/boot/dts/marco-evb.dts
parent90cf214d6a549bf482e3c5751ee256cc885b96ea (diff)
downloadlinux-09180e5b4e673a92f1a8f47061948f524ceba8df.tar.xz
ARM: PRIMA2: add CSR SiRFmarco device tree .dts
SiRFmarco is a dual-core cortex-a9 SMP SoC from CSR. this patch adds the .dtsi and a basic evb board .dts for it. Signed-off-by: Barry Song <Baohua.Song@csr.com> Reviewed-by: Mark Rutland <mark.rutland@arm.com>
Diffstat (limited to 'arch/arm/boot/dts/marco-evb.dts')
-rw-r--r--arch/arm/boot/dts/marco-evb.dts54
1 files changed, 54 insertions, 0 deletions
diff --git a/arch/arm/boot/dts/marco-evb.dts b/arch/arm/boot/dts/marco-evb.dts
new file mode 100644
index 000000000000..5130aeacfca5
--- /dev/null
+++ b/arch/arm/boot/dts/marco-evb.dts
@@ -0,0 +1,54 @@
+/*
+ * DTS file for CSR SiRFmarco Evaluation Board
+ *
+ * Copyright (c) 2012 Cambridge Silicon Radio Limited, a CSR plc group company.
+ *
+ * Licensed under GPLv2 or later.
+ */
+
+/dts-v1/;
+
+/include/ "marco.dtsi"
+
+/ {
+ model = "CSR SiRFmarco Evaluation Board";
+ compatible = "sirf,marco-cb", "sirf,marco";
+
+ memory {
+ reg = <0x40000000 0x60000000>;
+ };
+
+ axi {
+ peri-iobg {
+ uart1: uart@cc060000 {
+ status = "okay";
+ };
+ uart2: uart@cc070000 {
+ status = "okay";
+ };
+ i2c0: i2c@cc0e0000 {
+ status = "okay";
+ fpga-cpld@4d {
+ compatible = "sirf,fpga-cpld";
+ reg = <0x4d>;
+ };
+ };
+ spi1: spi@cc170000 {
+ status = "okay";
+ pinctrl-names = "default";
+ pinctrl-0 = <&spi1_pins_a>;
+ spi@0 {
+ compatible = "spidev";
+ reg = <0>;
+ spi-max-frequency = <1000000>;
+ };
+ };
+ pci-iobg {
+ sd0: sdhci@cd000000 {
+ bus-width = <8>;
+ status = "okay";
+ };
+ };
+ };
+ };
+};