blob: ed759dcc32167e828ab85a3f52445b588d1307ac (
plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
|
// SPDX-License-Identifier: GPL-2.0-or-later OR MIT
/*
* Device Tree Source for UniPhier Pro5 EP-CORE Board (Pro5-PCIe_EP-CORE)
*
* Copyright (C) 2021 Socionext Inc.
* Author: Kunihiko Hayashi <hayashi.kunihiko@socionext.com>
*/
/dts-v1/;
#include "uniphier-pro5.dtsi"
#include "uniphier-support-card.dtsi"
/ {
model = "UniPhier Pro5 EP-CORE Board";
compatible = "socionext,uniphier-pro5-epcore", "socionext,uniphier-pro5";
chosen {
stdout-path = "serial0:115200n8";
};
aliases {
serial0 = &serial0;
serial1 = &serial1;
serial2 = &serial2;
i2c0 = &i2c0;
};
memory@80000000 {
device_type = "memory";
reg = <0x80000000 0x40000000>;
};
};
ðsc {
interrupts = <1 IRQ_TYPE_LEVEL_LOW>;
};
&serialsc {
interrupts = <1 IRQ_TYPE_LEVEL_LOW>;
};
&serial0 {
status = "okay";
};
&serial1 {
status = "okay";
};
&serial2 {
status = "okay";
};
&i2c0 {
status = "okay";
};
&usb0 {
status = "okay";
};
&usb1 {
status = "okay";
};
&emmc {
status = "okay";
};
&sd {
status = "okay";
};
&pcie_ep {
status = "okay";
};
|