index
:
kernel/linux.git
linux-2.6.11.y
linux-2.6.12.y
linux-2.6.13.y
linux-2.6.14.y
linux-2.6.15.y
linux-2.6.16.y
linux-2.6.17.y
linux-2.6.18.y
linux-2.6.19.y
linux-2.6.20.y
linux-2.6.21.y
linux-2.6.22.y
linux-2.6.23.y
linux-2.6.24.y
linux-2.6.25.y
linux-2.6.26.y
linux-2.6.27.y
linux-2.6.28.y
linux-2.6.29.y
linux-2.6.30.y
linux-2.6.31.y
linux-2.6.32.y
linux-2.6.33.y
linux-2.6.34.y
linux-2.6.35.y
linux-2.6.36.y
linux-2.6.37.y
linux-2.6.38.y
linux-2.6.39.y
linux-3.0.y
linux-3.1.y
linux-3.10.y
linux-3.11.y
linux-3.12.y
linux-3.13.y
linux-3.14.y
linux-3.15.y
linux-3.16.y
linux-3.17.y
linux-3.18.y
linux-3.19.y
linux-3.2.y
linux-3.3.y
linux-3.4.y
linux-3.5.y
linux-3.6.y
linux-3.7.y
linux-3.8.y
linux-3.9.y
linux-4.0.y
linux-4.1.y
linux-4.10.y
linux-4.11.y
linux-4.12.y
linux-4.13.y
linux-4.14.y
linux-4.15.y
linux-4.16.y
linux-4.17.y
linux-4.18.y
linux-4.19.y
linux-4.2.y
linux-4.20.y
linux-4.3.y
linux-4.4.y
linux-4.5.y
linux-4.6.y
linux-4.7.y
linux-4.8.y
linux-4.9.y
linux-5.0.y
linux-5.1.y
linux-5.10.y
linux-5.11.y
linux-5.12.y
linux-5.13.y
linux-5.14.y
linux-5.15.y
linux-5.16.y
linux-5.17.y
linux-5.18.y
linux-5.19.y
linux-5.2.y
linux-5.3.y
linux-5.4.y
linux-5.5.y
linux-5.6.y
linux-5.7.y
linux-5.8.y
linux-5.9.y
linux-6.0.y
linux-6.1.y
linux-6.10.y
linux-6.11.y
linux-6.12.y
linux-6.2.y
linux-6.3.y
linux-6.4.y
linux-6.5.y
linux-6.6.y
linux-6.7.y
linux-6.8.y
linux-6.9.y
linux-rockchip-6.1.y
linux-rockchip-6.5.y
linux-rolling-lts
linux-rolling-stable
master
Linux kernel stable tree (mirror)
Andrey V.Kosteltsev
summary
refs
log
tree
commit
diff
log msg
author
committer
range
path:
root
/
drivers
/
gpu
/
drm
/
i915
/
intel_dsi_pll.c
Age
Commit message (
Expand
)
Author
Files
Lines
2017-02-28
drm/i915/glk: Validate only DSI PORT A PLL divider
Madhav Chauhan
1
-6
/
+13
2017-02-28
drm/i915/glk: Program txesc clock divider for GLK
Deepak M
1
-2
/
+59
2017-02-28
drm/i915i/glk: Program MIPI_CLOCK_CTRL only for BXT
Deepak M
1
-10
/
+15
2017-02-28
drm/i915/glk: Add DSI PLL divider range for glk
Deepak M
1
-7
/
+17
2017-02-15
drm/i915: Fix PLL 8x/3 divider for MIPI video mode
Uma Shankar
1
-5
/
+1
2016-12-16
drm/i915: relax uncritical udelay_range()
Nicholas Mc Guire
1
-2
/
+4
2016-12-02
drm/i915/glk: Reuse broxton code for geminilake
Ander Conselvan de Oliveira
1
-6
/
+6
2016-10-14
drm/i915: Make IS_BROXTON only take dev_priv
Tvrtko Ursulin
1
-13
/
+13
2016-07-04
drm/i915: Mass convert dev->dev_private to to_i915(dev)
Chris Wilson
1
-6
/
+6
2016-07-02
drm/i915: Fix buffer overflow in dsi_calc_mnp()
Chris Wilson
1
-8
/
+9
2016-06-30
drm/i915: Convert wait_for(I915_READ(reg)) to intel_wait_for_register()
Chris Wilson
1
-1
/
+5
2016-06-30
drm/i915: Convert wait_for(I915_READ(reg)) to intel_wait_for_register()
Chris Wilson
1
-2
/
+5
2016-04-15
drm/i915: Eliminate {vlv,bxt}_configure_dsi_pll()
Ville Syrjälä
1
-22
/
+6
2016-04-15
drm/i915: Compute DSI PLL parameters during .compute_config()
Ville Syrjälä
1
-70
/
+86
2016-04-12
drm/i915: Fix CHV DSI PLL refclk during state readout
Ville Syrjälä
1
-1
/
+1
2016-04-12
drm/i915: Power down the DSI PLL before reconfiguring it
Ville Syrjälä
1
-8
/
+0
2016-04-12
drm/i915: Change lfsr_converts[] to u16
Ville Syrjälä
1
-1
/
+1
2016-03-24
drm/i915/bxt: Fix DSI HW state readout
Imre Deak
1
-0
/
+40
2016-03-16
drm/i915/dsi: start using enum mipi_dsi_pixel_format
Jani Nikula
1
-25
/
+5
2016-03-16
drm/i915/dsi: lose the loose 666 format name in favor of packed
Jani Nikula
1
-2
/
+2
2016-03-03
drm/i915/bxt: Additional MIPI clock divider form B0 stepping onwards
Deepak M
1
-17
/
+39
2016-02-19
drm/i915/dsi: Using the bpp value wrt the pixel format
Deepak M
1
-1
/
+1
2016-01-08
drm/i915/dsi: remove unused dsi_rr_formula()
Jani Nikula
1
-81
/
+0
2016-01-08
drm/i915/dsi: abstract get pclk platform differences
Jani Nikula
1
-2
/
+10
2015-12-10
drm/i915: Separate cherryview from valleyview
Wayne Boyer
1
-3
/
+3
2015-10-06
drm/i915/bxt: vlv_dsi_reset_clocks() can be static
kbuild test robot
1
-2
/
+2
2015-10-02
drm/i915/bxt: get DSI pixelclock
Shashank Sharma
1
-0
/
+35
2015-10-02
drm/i915/bxt: DSI disable and post-disable
Shashank Sharma
1
-0
/
+39
2015-10-02
drm/i915/bxt: Program Tx Rx and Dphy clocks
Shashank Sharma
1
-0
/
+42
2015-09-23
drm/i915/bxt: Disable DSI PLL for BXT
Shashank Sharma
1
-1
/
+31
2015-09-23
drm/i915/bxt: Enable BXT DSI PLL
Shashank Sharma
1
-1
/
+94
2015-07-03
drm/i915: Changes required to enable DSI Video Mode on CHT
Gaurav K Singh
1
-6
/
+20
2015-07-03
drm/i915: Support for higher DSI clk
Gaurav K Singh
1
-2
/
+2
2015-07-03
drm/i915/dsi: abstract dsi bpp derivation from pixel format
Jani Nikula
1
-43
/
+24
2015-05-28
drm/i915: s/dpio_lock/sb_lock/
Ville Syrjälä
1
-7
/
+7
2015-05-20
drm/i915/dsi: add support for DSI PLL N1 divisor values
Jani Nikula
1
-6
/
+11
2015-05-20
drm/i915: clean up dsi pll calculation
Jani Nikula
1
-36
/
+17
2014-12-10
drm/i915: Use DSI Pll1 for enabling MIPI DSI on Port C
Gaurav K Singh
1
-2
/
+3
2014-12-05
drm/i915: cck reg used for checking DSI Pll locked
Gaurav K Singh
1
-2
/
+4
2014-12-05
drm/i915: Enable DSI PLL for both DSI0 and DSI1 in case of dual link
Gaurav K Singh
1
-0
/
+3
2014-08-08
drm/i915: Align intel_dsi*.c files a bit
Daniel Vetter
1
-4
/
+4
2014-08-08
drm/i915: Add support for Video Burst Mode for MIPI DSI
Shobhit Kumar
1
-6
/
+3
2014-08-07
drm/i915: Add correct hw/sw config check for DSI encoder
Shobhit Kumar
1
-0
/
+81
2013-12-12
drm/i915: Try harder to get best m, n, p values with minimal error
Shobhit Kumar
1
-10
/
+20
2013-12-12
drm/i915: Compute dsi_clk from pixel clock
Shobhit Kumar
1
-58
/
+31
2013-09-17
drm/i915: Use adjusted_mode in DSI PLL calculations
Ville Syrjälä
1
-2
/
+2
2013-09-04
drm/i915: add VLV DSI PLL Calculations
ymohanma
1
-0
/
+317