index
:
kernel/linux.git
linux-2.6.11.y
linux-2.6.12.y
linux-2.6.13.y
linux-2.6.14.y
linux-2.6.15.y
linux-2.6.16.y
linux-2.6.17.y
linux-2.6.18.y
linux-2.6.19.y
linux-2.6.20.y
linux-2.6.21.y
linux-2.6.22.y
linux-2.6.23.y
linux-2.6.24.y
linux-2.6.25.y
linux-2.6.26.y
linux-2.6.27.y
linux-2.6.28.y
linux-2.6.29.y
linux-2.6.30.y
linux-2.6.31.y
linux-2.6.32.y
linux-2.6.33.y
linux-2.6.34.y
linux-2.6.35.y
linux-2.6.36.y
linux-2.6.37.y
linux-2.6.38.y
linux-2.6.39.y
linux-3.0.y
linux-3.1.y
linux-3.10.y
linux-3.11.y
linux-3.12.y
linux-3.13.y
linux-3.14.y
linux-3.15.y
linux-3.16.y
linux-3.17.y
linux-3.18.y
linux-3.19.y
linux-3.2.y
linux-3.3.y
linux-3.4.y
linux-3.5.y
linux-3.6.y
linux-3.7.y
linux-3.8.y
linux-3.9.y
linux-4.0.y
linux-4.1.y
linux-4.10.y
linux-4.11.y
linux-4.12.y
linux-4.13.y
linux-4.14.y
linux-4.15.y
linux-4.16.y
linux-4.17.y
linux-4.18.y
linux-4.19.y
linux-4.2.y
linux-4.20.y
linux-4.3.y
linux-4.4.y
linux-4.5.y
linux-4.6.y
linux-4.7.y
linux-4.8.y
linux-4.9.y
linux-5.0.y
linux-5.1.y
linux-5.10.y
linux-5.11.y
linux-5.12.y
linux-5.13.y
linux-5.14.y
linux-5.15.y
linux-5.16.y
linux-5.17.y
linux-5.18.y
linux-5.19.y
linux-5.2.y
linux-5.3.y
linux-5.4.y
linux-5.5.y
linux-5.6.y
linux-5.7.y
linux-5.8.y
linux-5.9.y
linux-6.0.y
linux-6.1.y
linux-6.10.y
linux-6.11.y
linux-6.12.y
linux-6.2.y
linux-6.3.y
linux-6.4.y
linux-6.5.y
linux-6.6.y
linux-6.7.y
linux-6.8.y
linux-6.9.y
linux-rockchip-6.1.y
linux-rockchip-6.5.y
linux-rolling-lts
linux-rolling-stable
master
Linux kernel stable tree (mirror)
Andrey V.Kosteltsev
summary
refs
log
tree
commit
diff
log msg
author
committer
range
path:
root
/
drivers
/
gpu
/
drm
/
i915
/
intel_cdclk.c
Age
Commit message (
Expand
)
Author
Files
Lines
2017-10-25
drm/i915/cnl: Allow 2 pixel per clock on Cannonlake.
Rodrigo Vivi
1
-12
/
+2
2017-10-25
drm/i915: Perform a central cdclk state sanity check
Ville Syrjälä
1
-11
/
+19
2017-10-25
drm/i915: Sanity check cdclk in vlv_set_cdclk()
Ville Syrjälä
1
-0
/
+12
2017-10-25
drm/i915: Adjust system agent voltage on CNL if required by DDI ports
Ville Syrjälä
1
-1
/
+45
2017-10-25
drm/i915: Use cdclk_state->voltage on CNL
Ville Syrjälä
1
-16
/
+31
2017-10-25
drm/i915: Use cdclk_state->voltage on BXT/GLK
Ville Syrjälä
1
-2
/
+21
2017-10-25
drm/i915: Use cdclk_state->voltage on SKL/KBL/CFL
Ville Syrjälä
1
-7
/
+36
2017-10-25
drm/i915: Use cdclk_state->voltage on BDW
Ville Syrjälä
1
-6
/
+29
2017-10-25
drm/i915: Use cdclk_state->voltage on VLV/CHV
Ville Syrjälä
1
-16
/
+38
2017-10-25
drm/i915: Start tracking voltage level in the cdclk state
Ville Syrjälä
1
-7
/
+24
2017-10-25
drm/i915: Clean up some cdclk switch statements
Ville Syrjälä
1
-34
/
+34
2017-10-11
drm/i915: Move rps.hw_lock to dev_priv and s/hw_lock/pcu_lock
Sagar Arun Kamble
1
-20
/
+20
2017-09-12
drm/i915: Increase poll time for BDW FCLK_DONE
Marta Lofstedt
1
-1
/
+5
2017-08-31
drm/i915: Consolidate max_cdclk_freq check in intel_crtc_compute_min_cdclk()
Ville Syrjälä
1
-52
/
+44
2017-08-31
drm/i915: Track minimum acceptable cdclk instead of "minimum dotclock"
Ville Syrjälä
1
-98
/
+104
2017-06-29
drm/i915: reintroduce VLV/CHV PFI programming power domain workaround
Gabriel Krisman Bertazi
1
-0
/
+20
2017-06-12
drm/i915/cnl: Allow dynamic cdclk changes on CNL
Rodrigo Vivi
1
-4
/
+56
2017-06-12
drm/i915/cnl: Implement CNL display init/unit sequence
Ville Syrjälä
1
-1
/
+107
2017-06-12
drm/i915/cnl: Implement .set_cdclk() for CNL
Ville Syrjälä
1
-0
/
+106
2017-06-12
drm/i915/cnl: Implement .get_display_clock_speed() for CNL
Ville Syrjälä
1
-1
/
+55
2017-06-02
drm/i915/cnp: Get/set proper Raw clock frequency on CNP.
Rodrigo Vivi
1
-1
/
+28
2017-05-05
drm/i915: Fix rawclk readout for g4x
Ville Syrjälä
1
-4
/
+2
2017-04-06
drm/i915/glk: limit pixel clock to 99% of cdclk workaround
Madhav Chauhan
1
-3
/
+13
2017-03-22
drm/i915: Implement cdclk restrictions based on Azalia BCLK
Pandiyan, Dhinakaran
1
-0
/
+12
2017-03-22
drm/i915/glk: Apply cdclk workaround for DP audio
Pandiyan, Dhinakaran
1
-6
/
+11
2017-03-13
drm/i915: Use new atomic iterator macros in cdclk
Maarten Lankhorst
1
-1
/
+1
2017-03-07
drm/i915: remove potentially confusing IS_G4X checks
Paulo Zanoni
1
-2
/
+2
2017-02-08
drm/i915: Replace the .modeset_commit_cdclk() hook with a more direct .set_cd...
Ville Syrjälä
1
-46
/
+33
2017-02-08
drm/i915: Nuke the VLV/CHV PFI programming power domain workaround
Ville Syrjälä
1
-14
/
+0
2017-02-08
drm/i915: Move PFI credit reprogramming into vlv/chv_set_cdclk()
Ville Syrjälä
1
-1
/
+4
2017-02-08
drm/i915: Pass the cdclk state to the set_cdclk() functions
Ville Syrjälä
1
-30
/
+48
2017-02-08
drm/i915: Pass dev_priv to remainder of the cdclk functions
Ville Syrjälä
1
-15
/
+10
2017-02-08
drm/i915: Track full cdclk state for the logical and actual cdclk frequencies
Ville Syrjälä
1
-45
/
+78
2017-02-08
drm/i915: Start moving the cdclk stuff into a distinct state structure
Ville Syrjälä
1
-156
/
+226
2017-02-08
drm/i915: Pass computed vco to bxt_set_cdclk()
Ville Syrjälä
1
-14
/
+19
2017-02-08
drm/i915: Move most cdclk/rawclk related code to intel_cdclk.c
Ville Syrjälä
1
-0
/
+1794