summaryrefslogtreecommitdiff
path: root/drivers/clk/meson/gxbb.c
AgeCommit message (Expand)AuthorFilesLines
2018-06-19clk: meson-gxbb: set fclk_div2 as CLK_IS_CRITICALNeil Armstrong1-0/+1
2018-05-18clk: meson: use SPDX license identifiers consistentlyJerome Brunet1-14/+1
2018-05-15clk: meson: gxbb: add the video decoder clocksMaxime Jourdan1-0/+114
2018-03-15clk: meson: Drop unused local variable and add staticStephen Boyd1-2/+2
2018-03-13clk: meson: clean-up clk81 clocksJerome Brunet1-4/+2
2018-03-13clk: meson: add fdiv clock gatesJerome Brunet1-10/+90
2018-03-13clk: meson: add mpll pre-dividerJerome Brunet1-3/+20
2018-03-13clk: meson: add gp0 frac parameter for axg and gxlJerome Brunet1-1/+6
2018-03-13clk: meson: remove special gp0 lock loopJerome Brunet1-1/+0
2018-03-13clk: meson: poke pll CNTL lastJerome Brunet1-2/+2
2018-03-13clk: meson: use hhi syscon if availableJerome Brunet1-11/+28
2018-03-13clk: meson: split divider and gate part of mpllJerome Brunet1-21/+57
2018-03-13clk: meson: migrate plls clocks to clk_regmapJerome Brunet1-185/+239
2018-03-13clk: meson: migrate the audio divider clock to clk_regmapJerome Brunet1-21/+9
2018-03-13clk: meson: migrate mplls clocks to clk_regmapJerome Brunet1-84/+77
2018-03-13clk: meson: migrate muxes to clk_regmapJerome Brunet1-160/+150
2018-03-13clk: meson: migrate dividers to clk_regmapJerome Brunet1-109/+108
2018-03-13clk: meson: migrate gates to clk_regmapJerome Brunet1-129/+137
2018-03-13clk: meson: add regmap to the clock controllersJerome Brunet1-10/+23
2018-03-13clk: meson: remove obsolete commentsJerome Brunet1-6/+0
2018-03-13clk: meson: only one loop index is necessary in probeJerome Brunet1-7/+6
2018-03-13clk: meson: use devm_of_clk_add_hw_providerJerome Brunet1-2/+3
2018-03-13clk: meson: use dev pointer where possibleJerome Brunet1-1/+1
2018-02-12clk: meson: gxbb: add the fractional part of the fixed_pllJerome Brunet1-0/+5
2018-02-12clk: meson: fix rate calculation of plls with a fractional partJerome Brunet1-1/+13
2018-02-12clk: meson: add the gxl hdmi pllJerome Brunet1-2/+48
2018-02-12clk: meson: add od3 to the pll driverJerome Brunet1-0/+5
2018-02-12clk: meson: remove useless pll rate params tablesJerome Brunet1-94/+0
2017-12-14clk: meson: make the spinlock naming more specificYixun Lan1-56/+56
2017-12-08clk: meson: gxbb: remove IGNORE_UNUSED from mmc clocksJerome Brunet1-13/+3
2017-11-27clk: meson: gxbb: fix wrong clock for SARADC/SANAYixun Lan1-2/+2
2017-10-20clk: meson: gxbb: Add VPU and VAPB clocks dataNeil Armstrong1-0/+292
2017-08-24Merge tag 'meson-clk-for-4.14' of git://github.com/baylibre/clk-meson into cl...Stephen Boyd1-4/+185
2017-08-04clk: meson: gxbb: Add sd_emmc clk0 clocksJerome Brunet1-0/+177
2017-08-04clk: meson: gxbb: fix clk_mclk_i958 divider flagsJerome Brunet1-3/+4
2017-08-04clk: meson: gxbb: fix meson cts_amclk divider flagsJerome Brunet1-1/+2
2017-08-04clk: meson: gxbb: fix protection against undefined clksJerome Brunet1-0/+2
2017-08-01clk: meson: mpll: fix mpll0 fractional part ignoredJerome Brunet1-0/+5
2017-06-17Merge tag 'meson-clk-for-4.13-2' of git://github.com/BayLibre/clk-meson into ...Stephen Boyd1-5/+8
2017-06-16clk: meson: gxbb: add all clk81 parentsJerome Brunet1-5/+8
2017-06-02clk: meson-gxbb: Add const to some parent name arraysStephen Boyd1-3/+3
2017-05-29clk: meson-gxbb: Add EE 32K Clock for CECNeil Armstrong1-0/+54
2017-05-29clk: gxbb: remove CLK_IGNORE_UNUSED from clk81Jerome Brunet1-1/+1
2017-05-29clk: meson: gxbb: remove the "cpu_clk" from the GXBB and GXL driverMartin Blumenstingl1-61/+3
2017-04-07clk: meson: gxbb: add cts_i958 clockJerome Brunet1-0/+21
2017-04-07clk: meson: gxbb: add cts_mclk_i958Jerome Brunet1-0/+52
2017-04-07clk: meson: gxbb: add cts_amclkJerome Brunet1-0/+67
2017-04-07clk: meson: gxbb: protect against holes in the onecell_data arrayJerome Brunet1-0/+4
2017-04-04clk: meson-gxbb: Add GXL/GXM GP0 VariantNeil Armstrong1-28/+273
2017-04-04clk: meson-gxbb: Add GP0 PLL init parametersNeil Armstrong1-0/+13