diff options
| author | Daniel Vetter <daniel.vetter@ffwll.ch> | 2012-10-26 12:58:12 +0400 |
|---|---|---|
| committer | Daniel Vetter <daniel.vetter@ffwll.ch> | 2012-11-12 02:50:56 +0400 |
| commit | cd986abbac6044c76b95fd512bc62329ef9959d0 (patch) | |
| tree | f5d3ea8fa1cf43961bf1bc92792095567515539d /tools/perf/scripts | |
| parent | 4a0833ec48d3411042c0ccee3daec1cbca4c1999 (diff) | |
| download | linux-cd986abbac6044c76b95fd512bc62329ef9959d0.tar.xz | |
drm/i915: Write the FDI RX TU size reg at the right time
According to "Graphics BSpec: vol4g North Display Engine Registers [IVB],
Display Mode Set Sequence" We need to write the TU size register
of the fdi RX unit _before_ starting to train the link.
Note: The current code is actually correct as Paulo mentioned in
review, but it's a bit confusion since only the fdi rx/tx plls need to
be enabled before the cpu pipes/planes. Hence it's still a good idea
to move the TU_SIZE setting to the "right" spot in the sequence, to
better match Bspec.
Reviewed-by: Paulo Zanoni <paulo.r.zanoni@intel.com>
Signed-off-by: Daniel Vetter <daniel.vetter@ffwll.ch>
Diffstat (limited to 'tools/perf/scripts')
0 files changed, 0 insertions, 0 deletions
