summaryrefslogtreecommitdiff
path: root/tools/perf/scripts/python
diff options
context:
space:
mode:
authorArchit Taneja <architt@codeaurora.org>2018-01-17 09:05:26 +0300
committerRob Clark <robdclark@gmail.com>2018-02-20 18:41:20 +0300
commit28e4309ab9c2bade2a93bd3b4c583be5ec440b84 (patch)
treecc7eaf9d5c57928b4df308523af6fe7f0719752f /tools/perf/scripts/python
parent973e02db35c2c4036693e32ed6f250eefd8c322c (diff)
downloadlinux-28e4309ab9c2bade2a93bd3b4c583be5ec440b84.tar.xz
drm/msm/dsi: Populate PLL 10nm clock ops
Populate PLL clock ops from downstream. This contains the VCO PLL ops and the registration of standard clk_divider and clk_mux clocks. Unlike 14nm PLL, the postdividers/mux of the slave PLL doesn't need to be set to the same values of the postdivs/mux of the master PLL. Hence, we don't need special postdivider clock ops like we did with the 14nm PLL driver. Like the previous PLL drivers, the implementation is slightly different from downstream. We don't use shadow clocks, but have the ability to reparent the RCGs to a different source. Signed-off-by: Archit Taneja <architt@codeaurora.org> Signed-off-by: Rob Clark <robdclark@gmail.com>
Diffstat (limited to 'tools/perf/scripts/python')
0 files changed, 0 insertions, 0 deletions