diff options
author | Théo Lebrun <theo.lebrun@bootlin.com> | 2024-11-06 19:03:59 +0300 |
---|---|---|
committer | Stephen Boyd <sboyd@kernel.org> | 2024-11-15 01:52:27 +0300 |
commit | 1cbdfcfd08c4f47b8019c4f34a2c87fe6c444a31 (patch) | |
tree | 48a90d69dc2a55532ce756903565aeab5241c994 /tools/perf/scripts/python | |
parent | 0b28f9ee4b993621258615b591f0175c30340b06 (diff) | |
download | linux-1cbdfcfd08c4f47b8019c4f34a2c87fe6c444a31.tar.xz |
clk: eyeq: add EyeQ6H west fixed factor clocks
Previous setup was:
- pll-west clock registered from driver at of_clk_init();
- Both OCC and UART clocks registered from DT using fixed-factor-clock
compatible.
Now that drivers/clk/clk-eyeq.c supports registering fixed factors, use
that capability to register west-per-occ and west-per-uart (giving them
proper names at the same time).
Also switch from hard-coded index 0 for pll-west to using the
EQ6HC_WEST_PLL_PER constant by exposed dt-bindings headers.
All get exposed at of_clk_init() because they get used by the AMBA PL011
serial ports. Those are instantiated before platform bus infrastructure.
Signed-off-by: Théo Lebrun <theo.lebrun@bootlin.com>
Link: https://lore.kernel.org/r/20241106-mbly-clk-v2-8-84cfefb3f485@bootlin.com
Signed-off-by: Stephen Boyd <sboyd@kernel.org>
Diffstat (limited to 'tools/perf/scripts/python')
0 files changed, 0 insertions, 0 deletions