diff options
author | Rajendra Nayak <quic_rjendra@quicinc.com> | 2022-09-20 14:15:15 +0300 |
---|---|---|
committer | Bjorn Andersson <andersson@kernel.org> | 2022-09-28 05:58:38 +0300 |
commit | d399723950c45cd9507aef848771826afc3f69b0 (patch) | |
tree | a96da373239c0e427cf2aa03fabc8ab9c007f318 /tools/perf/scripts/python/task-analyzer.py | |
parent | e55d937d8cf391c1fb9afad296948b3697ad96f7 (diff) | |
download | linux-d399723950c45cd9507aef848771826afc3f69b0.tar.xz |
clk: qcom: gdsc: Fix the handling of PWRSTS_RET support
GDSCs cannot be transitioned into a Retention state in SW.
When either the RETAIN_MEM bit, or both the RETAIN_MEM and
RETAIN_PERIPH bits are set, and the GDSC is left ON, the HW
takes care of retaining the memory/logic for the domain when
the parent domain transitions to power collapse/power off state.
On some platforms where the parent domains lowest power state
itself is Retention, just leaving the GDSC in ON (without any
RETAIN_MEM/RETAIN_PERIPH bits being set) will also transition
it to Retention.
The existing logic handling the PWRSTS_RET seems to set the
RETAIN_MEM/RETAIN_PERIPH bits if the cxcs offsets are specified
but then explicitly turns the GDSC OFF as part of _gdsc_disable().
Fix that by leaving the GDSC in ON state.
Signed-off-by: Rajendra Nayak <quic_rjendra@quicinc.com>
Cc: AngeloGioacchino Del Regno <angelogioacchino.delregno@collabora.com>
Signed-off-by: Bjorn Andersson <andersson@kernel.org>
Link: https://lore.kernel.org/r/20220920111517.10407-1-quic_rjendra@quicinc.com
Diffstat (limited to 'tools/perf/scripts/python/task-analyzer.py')
0 files changed, 0 insertions, 0 deletions