diff options
author | Biju Das <biju.das.jz@bp.renesas.com> | 2025-02-24 16:11:26 +0300 |
---|---|---|
committer | Thomas Gleixner <tglx@linutronix.de> | 2025-02-26 13:59:50 +0300 |
commit | 76c3b774734feb8224b78721e0c67a54760a75c5 (patch) | |
tree | 0b22f107e2e9d6625fb13336c5b2425153be9db3 /tools/perf/scripts/python/syscall-counts.py | |
parent | 1a6ebcc10b138a6c55f8df2cf6cc630ddabe3cab (diff) | |
download | linux-76c3b774734feb8224b78721e0c67a54760a75c5.tar.xz |
irqchip/renesas-rzv2h: Update TSSR_TIEN macro
On RZ/G3E, TIEN bit position is at 15 compared to 7 on RZ/V2H. Replace the
macro ICU_TSSR_TIEN(n)->ICU_TSSR_TIEN(n, _field_width) for supporting both
these SoCs.
Signed-off-by: Biju Das <biju.das.jz@bp.renesas.com>
Signed-off-by: Thomas Gleixner <tglx@linutronix.de>
Reviewed-by: Geert Uytterhoeven <geert+renesas@glider.be>
Link: https://lore.kernel.org/all/20250224131253.134199-11-biju.das.jz@bp.renesas.com
Diffstat (limited to 'tools/perf/scripts/python/syscall-counts.py')
0 files changed, 0 insertions, 0 deletions