diff options
author | Neil Armstrong <narmstrong@baylibre.com> | 2019-09-19 12:36:26 +0300 |
---|---|---|
committer | Jerome Brunet <jbrunet@baylibre.com> | 2019-10-01 15:51:15 +0300 |
commit | 90b171f6035688236a3f09117a683020be45603a (patch) | |
tree | e95856c905c1e03f5af145a0722a4350c2d61b2c /tools/perf/scripts/python/export-to-postgresql.py | |
parent | 4a079643fc73247667000ba54fbccc2acadb04a5 (diff) | |
download | linux-90b171f6035688236a3f09117a683020be45603a.tar.xz |
clk: meson: g12a: set CLK_MUX_ROUND_CLOSEST on the cpu clock muxes
When setting the 100MHz, 500MHz, 666MHz and 1GHz rate for CPU clocks,
CCF will use the SYS_PLL to handle these frequencies, but:
- using FIXED_PLL derived FCLK_DIV2/DIV3 clocks is more precise
- the Amlogic G12A/G12B/SM1 Suspend handling in firmware doesn't
handle entering suspend using SYS_PLL for these frequencies
Adding CLK_MUX_ROUND_CLOSEST on all the muxes of the non-SYS_PLL
cpu clock tree helps CCF always selecting the FCLK_DIV2/DIV3 as source
for these frequencies.
Fixes: ffae8475b90c ("clk: meson: g12a: add notifiers to handle cpu clock change")
Signed-off-by: Neil Armstrong <narmstrong@baylibre.com>
Signed-off-by: Jerome Brunet <jbrunet@baylibre.com>
Diffstat (limited to 'tools/perf/scripts/python/export-to-postgresql.py')
0 files changed, 0 insertions, 0 deletions