summaryrefslogtreecommitdiff
path: root/tools/perf/scripts/python/compaction-times.py
diff options
context:
space:
mode:
authorSuraj Kandpal <suraj.kandpal@intel.com>2024-12-16 21:15:54 +0300
committerSuraj Kandpal <suraj.kandpal@intel.com>2024-12-18 07:25:18 +0300
commitf9d418552ba1e3a0e92487ff82eb515dab7516c0 (patch)
treeb3a1ebfda419f91f3be6713f5062fbda6e264ccd /tools/perf/scripts/python/compaction-times.py
parent1e28fbf8cbec3283eca295e363ee477f27704c26 (diff)
downloadlinux-f9d418552ba1e3a0e92487ff82eb515dab7516c0.tar.xz
drm/i915/cx0_phy: Fix C10 pll programming sequence
According to spec VDR_CUSTOM_WIDTH register gets programmed after pll specific VDR registers and TX Lane programming registers are done. Moreover we only program into C10_VDR_CONTROL1 to update config and setup master lane once all VDR registers are written into. Bspec: 67636 Fixes: 51390cc0e00a ("drm/i915/mtl: Add Support for C10 PHY message bus and pll programming") Signed-off-by: Suraj Kandpal <suraj.kandpal@intel.com> Reviewed-by: Ankit Nautiyal <ankit.k.nautiyal@intel.com> Link: https://patchwork.freedesktop.org/patch/msgid/20241216181554.2861381-1-suraj.kandpal@intel.com
Diffstat (limited to 'tools/perf/scripts/python/compaction-times.py')
0 files changed, 0 insertions, 0 deletions