diff options
| author | Stephen Warren <swarren@nvidia.com> | 2012-04-26 21:19:03 +0400 |
|---|---|---|
| committer | Stephen Warren <swarren@nvidia.com> | 2012-05-04 00:49:08 +0400 |
| commit | 22bd1f7ef40a1c0f2ba796ba7cd80013adcb835d (patch) | |
| tree | 050f3475bfeeca1aa5d24923bc8d3d108a938afd /tools/perf/scripts/python/check-perf-trace.py | |
| parent | b46b0b54dea200973ce380369beb192b136d8934 (diff) | |
| download | linux-22bd1f7ef40a1c0f2ba796ba7cd80013adcb835d.tar.xz | |
ARM: dt: tegra seaboard: fix I2C2 SCL rate
This I2C bus is used for EDID/DDC reads and other "slow" I2C devices.
This requires a 100KHz SCL (clock) rate.
Signed-off-by: Stephen Warren <swarren@nvidia.com>
Diffstat (limited to 'tools/perf/scripts/python/check-perf-trace.py')
0 files changed, 0 insertions, 0 deletions
