diff options
author | Jérémy Lefaure <jeremy.lefaure@lse.epita.fr> | 2017-06-29 03:57:29 +0300 |
---|---|---|
committer | Borislav Petkov <bp@suse.de> | 2017-06-29 11:33:13 +0300 |
commit | a8c8261425649da58bdf08221570e5335ad33a31 (patch) | |
tree | 5be98bafe7520552305be37670e7c7ae909bc74e /tools/perf/scripts/python/call-graph-from-sql.py | |
parent | 77641dacead2cbfe22d10f4e7c07867d86900057 (diff) | |
download | linux-a8c8261425649da58bdf08221570e5335ad33a31.tar.xz |
EDAC, i5000, i5400: Fix definition of NRECMEMB register
In the i5000 and i5400 drivers, the NRECMEMB register is defined as a
16-bit value, which results in wrong shifts in the code, as reported by
sparse.
In the datasheets ([1], section 3.9.22.20 and [2], section 3.9.22.21),
this register is a 32-bit register. A u32 value for the register fixes
the wrong shifts warnings and matches the datasheet.
Also fix the mask to access to the CAS bits [27:16] in the i5000 driver.
[1]: https://www.intel.com/content/dam/doc/datasheet/5000p-5000v-5000z-chipset-memory-controller-hub-datasheet.pdf
[2]: https://www.intel.se/content/dam/doc/datasheet/5400-chipset-memory-controller-hub-datasheet.pdf
Signed-off-by: Jérémy Lefaure <jeremy.lefaure@lse.epita.fr>
Cc: linux-edac <linux-edac@vger.kernel.org>
Link: http://lkml.kernel.org/r/20170629005729.8478-1-jeremy.lefaure@lse.epita.fr
Signed-off-by: Borislav Petkov <bp@suse.de>
Diffstat (limited to 'tools/perf/scripts/python/call-graph-from-sql.py')
0 files changed, 0 insertions, 0 deletions