summaryrefslogtreecommitdiff
path: root/tools/perf/scripts/python/arm-cs-trace-disasm.py
diff options
context:
space:
mode:
authorShengjiu Wang <shengjiu.wang@nxp.com>2022-07-01 12:32:41 +0300
committerMark Brown <broonie@kernel.org>2022-07-05 15:00:42 +0300
commit6c06ad34eda9e1990313ff80999e1a75a02fa1c0 (patch)
treea7b46b210c51500fe824f3c33d9999bf9c78ea90 /tools/perf/scripts/python/arm-cs-trace-disasm.py
parentdf0835a810c1585bd54ffb10db92b455e922c7ec (diff)
downloadlinux-6c06ad34eda9e1990313ff80999e1a75a02fa1c0.tar.xz
ASoC: dt-bindings: fsl-sai: Add two PLL clock source
Add two PLL clock source, they are the parent clocks of root clock one is for 8kHz series rates, another one is for 11kHz series rates. They are optional clocks, if there are such clocks, then driver can switch between them for supporting more accurate rates. Signed-off-by: Shengjiu Wang <shengjiu.wang@nxp.com> Acked-by: Rob Herring <robh@kernel.org> Link: https://lore.kernel.org/r/1656667961-1799-7-git-send-email-shengjiu.wang@nxp.com Signed-off-by: Mark Brown <broonie@kernel.org>
Diffstat (limited to 'tools/perf/scripts/python/arm-cs-trace-disasm.py')
0 files changed, 0 insertions, 0 deletions