summaryrefslogtreecommitdiff
path: root/tools/lib/python
diff options
context:
space:
mode:
authorSarthak Garg <quic_sartgarg@quicinc.com>2025-09-08 13:41:22 +0300
committerBjorn Andersson <andersson@kernel.org>2025-10-29 19:56:11 +0300
commitc3398456f6f6121e79f6c3d9bff00076cf7a3521 (patch)
treecac91e727972fa5b810c182632dd826997318085 /tools/lib/python
parent500d3d0e88362eaee5e655bcd3ab2e9c808bec66 (diff)
downloadlinux-c3398456f6f6121e79f6c3d9bff00076cf7a3521.tar.xz
arm64: dts: qcom: sm8550: Limit max SD HS mode frequency by default
Due to an implementation detail in this SoC, additional passive electrical components are required to achieve the maximum rated speed of the SD controller when paired with a High-Speed SD Card. Without them, the clock frequency must be limited to 37.5 MHz for link stability. Because the reference design does not contain these components, most (derivative) boards do not have them either. To accommodate for that, apply the frequency limit by default and delegate lifting it to the odd boards that do contain the necessary onboard hardware. Signed-off-by: Sarthak Garg <quic_sartgarg@quicinc.com> Reviewed-by: Krzysztof Kozlowski <krzysztof.kozlowski@linaro.org> Link: https://lore.kernel.org/r/20250908104122.2062653-5-quic_sartgarg@quicinc.com Signed-off-by: Bjorn Andersson <andersson@kernel.org>
Diffstat (limited to 'tools/lib/python')
0 files changed, 0 insertions, 0 deletions