diff options
author | Terry Bowman <terry.bowman@amd.com> | 2023-10-18 20:17:06 +0300 |
---|---|---|
committer | Dan Williams <dan.j.williams@intel.com> | 2023-10-28 06:13:38 +0300 |
commit | bf6c9fa846e2a0f7db2a2eabd52ad4f8d4335bcb (patch) | |
tree | 7229fef1c01d127e7250cf07606a2c6d24b23250 /scripts/gdb/linux/modules.py | |
parent | 6777877eb7a3290cf0a8a6b621e46f72f9d94b6b (diff) | |
download | linux-bf6c9fa846e2a0f7db2a2eabd52ad4f8d4335bcb.tar.xz |
cxl/pci: Update CXL error logging to use RAS register address
The CXL error handler currently only logs endpoint RAS status. The CXL
topology includes several components providing RAS details to be logged
during error handling.[1] Update the current handler's RAS logging to use a
RAS register address. Also, update the error handler function names to be
consistent with correctable and uncorrectable RAS. This will allow for
adding support to log other CXL component's RAS details in the future.
[1] CXL3.0 Table 8-22 CXL_Capability_ID Assignment
Co-developed-by: Robert Richter <rrichter@amd.com>
Signed-off-by: Terry Bowman <terry.bowman@amd.com>
Signed-off-by: Robert Richter <rrichter@amd.com>
Reviewed-by: Jonathan Cameron <Jonathan.Cameron@huawei.com>
Reviewed-by: Dave Jiang <dave.jiang@intel.com>
Link: https://lore.kernel.org/r/20231018171713.1883517-14-rrichter@amd.com
Signed-off-by: Dan Williams <dan.j.williams@intel.com>
Diffstat (limited to 'scripts/gdb/linux/modules.py')
0 files changed, 0 insertions, 0 deletions