diff options
author | Maksim Kiselev <bigunclemax@gmail.com> | 2024-12-10 11:30:27 +0300 |
---|---|---|
committer | Stephen Boyd <sboyd@kernel.org> | 2024-12-17 23:17:50 +0300 |
commit | f4bf0b909a6bf64a2220a42a7c8b8c2ee1b77b89 (patch) | |
tree | 0ccaf5a8891cf7562e883270e459ef6fadf7cd69 /scripts/extract-fwblobs | |
parent | 52fd1709e41d3a85b48bcfe2404a024ebaf30c3b (diff) | |
download | linux-f4bf0b909a6bf64a2220a42a7c8b8c2ee1b77b89.tar.xz |
clk: thead: Fix TH1520 emmc and shdci clock rate
In accordance with LicheePi 4A BSP the clock that comes to emmc/sdhci
is 198Mhz which is got through frequency division of source clock
VIDEO PLL by 4 [1].
But now the AP_SUBSYS driver sets the CLK EMMC SDIO to the same
frequency as the VIDEO PLL, equal to 792 MHz. This causes emmc/sdhci
to work 4 times slower.
Let's fix this issue by adding fixed factor clock that divides
VIDEO PLL by 4 for emmc/sdhci.
Link: https://github.com/revyos/thead-kernel/blob/7563179071a314f41cdcdbfd8cf6e101e73707f3/drivers/clk/thead/clk-light-fm.c#L454
Fixes: ae81b69fd2b1 ("clk: thead: Add support for T-Head TH1520 AP_SUBSYS clocks")
Signed-off-by: Maksim Kiselev <bigunclemax@gmail.com>
Link: https://lore.kernel.org/r/20241210083029.92620-1-bigunclemax@gmail.com
Tested-by: Xi Ruoyao <xry111@xry111.site>
Reviewed-by: Drew Fustini <dfustini@tenstorrent.com>
Signed-off-by: Stephen Boyd <sboyd@kernel.org>
Diffstat (limited to 'scripts/extract-fwblobs')
0 files changed, 0 insertions, 0 deletions