diff options
| author | Imre Deak <imre.deak@intel.com> | 2025-11-17 13:45:39 +0300 |
|---|---|---|
| committer | Mika Kahola <mika.kahola@intel.com> | 2025-11-19 14:24:20 +0300 |
| commit | 5df82b17928b8f14d7167a5e199b4cb58bfe39e1 (patch) | |
| tree | ecee8f40ba5155e8e8865d9a11de30466cfe1847 /include/linux/zstd_errors.h | |
| parent | 230d4c748113d83931a5b57c844fb71faf9eebe3 (diff) | |
| download | linux-5df82b17928b8f14d7167a5e199b4cb58bfe39e1.tar.xz | |
drm/i915/cx0: Sanitize C10 PHY PLL SSC register setup
Define the C10 PLL SSC register range via macros, so the HW/SW state of
these register can be verified by a follow-up change, reusing these
macros.
Signed-off-by: Imre Deak <imre.deak@intel.com>
Signed-off-by: Mika Kahola <mika.kahola@intel.com>
Reviewed-by: Suraj Kandpal <suraj.kandpal@intel.com>
Link: https://lore.kernel.org/r/20251117104602.2363671-10-mika.kahola@intel.com
Diffstat (limited to 'include/linux/zstd_errors.h')
0 files changed, 0 insertions, 0 deletions
