summaryrefslogtreecommitdiff
path: root/arch/sh
diff options
context:
space:
mode:
authorNickey Yang <nickey.yang@rock-chips.com>2017-09-18 12:05:37 +0300
committerHeiko Stuebner <heiko@sntech.de>2017-09-19 20:25:10 +0300
commitbb4e6ff01ac356f82327d980e45fee8a65491328 (patch)
tree47dceef62f8f8fd2ae3777a1b76674f04a99bcaa /arch/sh
parent6354a06cbaa8c49d8377a6cee3e7db399c23601c (diff)
downloadlinux-bb4e6ff01ac356f82327d980e45fee8a65491328.tar.xz
arm64: dts: rockchip: Correct MIPI DPHY PLL clock on rk3399
There is a further gate in between the mipidphy reference clock and the actual ref-clock input to the dsi host, making the clock hirarchy look like clk_24m --> Gate11[14] --> clk_mipidphy_ref --> Gate21[0] --> clk_dphy_pll Fix the clock reference so that the whole clock subtree gets enabled when the dsi host needs it. Signed-off-by: Nickey Yang <nickey.yang@rock-chips.com> [amended commit message] Signed-off-by: Heiko Stuebner <heiko@sntech.de>
Diffstat (limited to 'arch/sh')
0 files changed, 0 insertions, 0 deletions