summaryrefslogtreecommitdiff
path: root/arch/arm64/crypto/crct10dif-ce-core.S
diff options
context:
space:
mode:
authorLinus Walleij <linus.walleij@linaro.org>2018-02-15 18:12:29 +0300
committerLinus Walleij <linus.walleij@linaro.org>2018-11-29 10:31:41 +0300
commitf1fe12c8bf33241e04c57a0fc5b25b16ba77ba2d (patch)
tree629d48764179b098e567416dd779926adae17a3d /arch/arm64/crypto/crct10dif-ce-core.S
parent651022382c7f8da46cb4872a545ee1da6d097d2a (diff)
downloadlinux-f1fe12c8bf33241e04c57a0fc5b25b16ba77ba2d.tar.xz
ARM: dts: Modernize the Vexpress PL111 integration
The Versatile Express was submitted with the actual display bridges unconnected (but defined in the device tree) and mock "panels" encoded in the device tree node of the PL111 controller. This doesn't even remotely describe the actual Versatile Express hardware. Exploit the SiI9022 bridge by connecting the PL111 pads to it, making it use EDID or fallback values to drive the monitor. The also has to use the reserved memory through the CMA pool rather than by open coding a memory region and remapping it explicitly in the driver. To achieve this, a reserved-memory node must exist in the root of the device tree, so we need to pull that out of the motherboard .dtsi include files, and push it into each top-level device tree instead. We do the same manouver for all the Versatile Express boards, taking into account the different location of the video RAM depending on which chip select is used on each platform. This plays nicely with the new PL111 DRM driver and follows the standard ways of assigning bridges and memory pools for graphics. Cc: Sudeep Holla <sudeep.holla@arm.com> Cc: Lorenzo Pieralisi <lorenzo.pieralisi@arm.com> Cc: Liviu Dudau <liviu.dudau@arm.com> Cc: Mali DP Maintainers <malidp@foss.arm.com> Cc: Robin Murphy <robin.murphy@arm.com> Tested-by: Liviu Dudau <liviu.dudau@arm.com> Signed-off-by: Linus Walleij <linus.walleij@linaro.org>
Diffstat (limited to 'arch/arm64/crypto/crct10dif-ce-core.S')
0 files changed, 0 insertions, 0 deletions