summaryrefslogtreecommitdiff
path: root/arch/arm64/boot/dts/rockchip/rk3568-nanopi-r5s.dts
diff options
context:
space:
mode:
authorNicolas Frattaroli <frattaroli.nicolas@gmail.com>2023-04-21 18:26:10 +0300
committerHeiko Stuebner <heiko@sntech.de>2023-05-08 00:46:47 +0300
commitcf9ae4a0077496e8224d68fc88e3df13dd7e5f37 (patch)
treed98608fc857c243e92f0e34c15027ae310840c82 /arch/arm64/boot/dts/rockchip/rk3568-nanopi-r5s.dts
parent42dcd054a6493e1adf292c3e246d1a2a9258942e (diff)
downloadlinux-cf9ae4a0077496e8224d68fc88e3df13dd7e5f37.tar.xz
arm64: dts: rockchip: fix nEXTRST on SOQuartz
In pre-production prototypes (of which I only know one person having one, Peter Geis), GPIO0 pin A5 was tied to the SDMMC power enable pin on the CM4 connector. On all production models, this is not the case; instead, this pin is used for the nEXTRST signal, and the SDMMC power enable pin is always pulled high. Since everyone currently using the SOQuartz device trees will want this change, it is made to the tree without splitting the trees into two separate ones of which users will then inevitably choose the wrong one. This fixes USB and PCIe on a wide variety of CM4IO-compatible boards which use the nEXTRST signal. Fixes: 5859b5a9c3ac ("arm64: dts: rockchip: add SoQuartz CM4IO dts") Signed-off-by: Nicolas Frattaroli <frattaroli.nicolas@gmail.com> Link: https://lore.kernel.org/r/20230421152610.21688-1-frattaroli.nicolas@gmail.com Signed-off-by: Heiko Stuebner <heiko@sntech.de>
Diffstat (limited to 'arch/arm64/boot/dts/rockchip/rk3568-nanopi-r5s.dts')
0 files changed, 0 insertions, 0 deletions