summaryrefslogtreecommitdiff
path: root/Documentation/devicetree/bindings/sound/soc-ac97link.txt
diff options
context:
space:
mode:
authorPeter Rosin <peda@axentia.se>2015-01-28 17:16:10 +0300
committerMark Brown <broonie@kernel.org>2015-01-28 22:28:53 +0300
commitf086ba9d5389cc9a309958c9e7c92460f1cfca5e (patch)
tree905aab293c0ec358ce788ef496549af2edf65c5d /Documentation/devicetree/bindings/sound/soc-ac97link.txt
parent8124930713f2fa37ad5347ddfcd2aae45a016aa5 (diff)
downloadlinux-f086ba9d5389cc9a309958c9e7c92460f1cfca5e.tar.xz
ASoC: pcm512x: Support mastering BCLK/LRCLK using the PLL
Using the PLL in master mode requires using an external connection between one of the GPIO pins (configured as PLL/4 output) and the SCK pin. It also requires the external clock to be fed to some other GPIO pin instead of the SCK pin. This is described for the PCM5122 chip in the answers to the forum post "PCM5122 DAC as I2S master troubles with PLL mode" at the TI E2E community pages (1). The clocking functionality is also much better described in the datasheet for the chip PCM5242, which seems to be register compatible with PCM512x and PCM514x (which both have severely lacking datasheets). (1) http://e2e.ti.com/support/data_converters/audio_converters/f/64/t/267830 Signed-off-by: Peter Rosin <peda@axentia.se> Signed-off-by: Mark Brown <broonie@kernel.org>
Diffstat (limited to 'Documentation/devicetree/bindings/sound/soc-ac97link.txt')
0 files changed, 0 insertions, 0 deletions