index
:
starfive-tech/linux.git
JH7100_VisionFive_OH_dev
JH7110_VisionFive2_510_devel
JH7110_VisionFive2_6.1.y_devel
JH7110_VisionFive2_6.6.y_devel
JH7110_VisionFive2_devel
JH7110_VisionFive2_upstream
beaglev-5.13.y
beaglev_fedora_devel
buildroot-upstream
esmil_starlight
fedora-vic-7100_5.10.6
master
openwrt-6.1.y
rt-ethercat-release
rt-linux-6.6.y-release
rt-linux-release
rtthread_AMP
starfive-5.13
starfive-5.15-dubhe
starfive-6.1-dubhe
starfive-6.1.65-dubhe
starfive-6.6.10-dubhe
starfive-6.6.31-dubhe
starfive-6.6.48-dubhe
starlight-5.14.y
visionfive
visionfive-5.13.y-devel
visionfive-5.15.y
visionfive-5.15.y-devel
visionfive-5.15.y_fedora_devel
visionfive-5.16.y
visionfive-5.17.y
visionfive-5.18.y
visionfive-5.19.y
visionfive-6.4.y
visionfive_fedora_devel
StarFive Tech Linux Kernel for VisionFive (JH7110) boards (mirror)
Andrey V.Kosteltsev
summary
refs
log
tree
commit
diff
log msg
author
committer
range
path:
root
/
drivers
Age
Commit message (
Expand
)
Author
Files
Lines
2017-04-12
clk: zte: add pll_vga clock for zx296718
Shawn Guo
1
-0
/
+24
2017-04-12
clk: zte: pd_bit is not 0 on zx296718
Shawn Guo
2
-2
/
+16
2017-04-12
clk: zte: set CLK_SET_RATE_PARENT for a few zx296718 clocks
Shawn Guo
1
-3
/
+3
2017-04-12
clk: imx: clk-imx6ul: The i.mx6ul has no aips_tz3 clock
Robin van der Gracht
1
-4
/
+5
2017-04-12
Merge tag 'tegra-for-4.12-clk' of git://git.kernel.org/pub/scm/linux/kernel/g...
Michael Turquette
14
-253
/
+699
2017-04-12
cs-2000-cp: keep Reserved bit on each register
Kuninori Morimoto
1
-3
/
+22
2017-04-12
clk: qcom: msm8996: Fix the vfe1 powerdomain name
Rajendra Nayak
1
-1
/
+1
2017-04-12
clk: stm32f4: fix timeout management for pll and ready gate
Gabriel Fernandez
1
-14
/
+29
2017-04-12
clk: iproc: Remove redundant check
Ray Jui
1
-1
/
+1
2017-04-12
Merge tag 'v4.12-rockchip-clk1' of git://git.kernel.org/pub/scm/linux/kernel/...
Michael Turquette
7
-238
/
+253
2017-04-12
Merge tag 'clk-renesas-for-v4.12-tag2' of git://git.kernel.org/pub/scm/linux/...
Michael Turquette
6
-78
/
+299
2017-04-12
Merge branch 'clk-fixes' into clk-next
Stephen Boyd
1
-3
/
+10
2017-04-12
clk: stm32f4: fix: exclude values 0 and 1 for PLLQ
Gabriel Fernandez
1
-3
/
+10
2017-04-12
Merge branch 'for-4.12-ti-clk-cleanups' of https://github.com/t-kristo/linux-...
Stephen Boyd
20
-522
/
+501
2017-04-12
clk: hi6220: add debug APB clock
Leo Yan
1
-0
/
+1
2017-04-10
clk: sunxi-ng: fix PRCM CCU CLK_NUMBER value
Icenowy Zheng
1
-1
/
+1
2017-04-10
clk: sunxi-ng: fix PRCM CCU ir clk parent
Icenowy Zheng
1
-1
/
+1
2017-04-07
clk: meson: mpll: use 64bit math in rate_from_params
Martin Blumenstingl
1
-1
/
+1
2017-04-07
clk: meson: mpll: fix division by zero in rate_from_params
Martin Blumenstingl
1
-11
/
+15
2017-04-07
clk: meson: gxbb: add cts_i958 clock
Jerome Brunet
2
-1
/
+23
2017-04-07
clk: meson: gxbb: add cts_mclk_i958
Jerome Brunet
2
-1
/
+56
2017-04-07
clk: meson: gxbb: add cts_amclk
Jerome Brunet
2
-1
/
+71
2017-04-07
clk: meson: add audio clock divider support
Jerome Brunet
3
-1
/
+155
2017-04-07
clk: meson: gxbb: protect against holes in the onecell_data array
Jerome Brunet
1
-0
/
+4
2017-04-06
clk: sunxi-ng: Display index when clock registration fails
Priit Laes
1
-2
/
+2
2017-04-05
clk: sunxi-ng: a33: Add offset and minimum value for DDR1 PLL N factor
Chen-Yu Tsai
1
-7
/
+11
2017-04-05
clk: sunxi-ng: a80: Remodel CPU cluster PLLs as N-type multiplier clocks
Chen-Yu Tsai
1
-18
/
+52
2017-04-05
clk: sunxi-ng: mult: Support PLL lock detection
Chen-Yu Tsai
2
-0
/
+4
2017-04-05
Merge branch 'v4.12/clk-drivers' into v4.12/clk
Kevin Hilman
7
-48
/
+840
2017-04-04
clk: meson-gxbb: Add GXL/GXM GP0 Variant
Neil Armstrong
2
-28
/
+275
2017-04-04
clk: meson-gxbb: Add GP0 PLL init parameters
Neil Armstrong
1
-0
/
+13
2017-04-04
clk: meson: Add support for parameters for specific PLLs
Neil Armstrong
2
-2
/
+74
2017-04-04
clk: meson-gxbb: Add MALI clocks
Neil Armstrong
1
-0
/
+139
2017-04-04
clk: meson-gxbb: Expose GP0 dt-bindings clock id
Neil Armstrong
1
-1
/
+1
2017-04-04
clk: meson-gxbb: Add MALI clock IDS
Neil Armstrong
1
-1
/
+8
2017-04-04
dt-bindings: clk: gxbb: expose i2s output clock gates
Jerome Brunet
1
-5
/
+5
2017-04-04
clk: sunxi-ng: add support for PRCM CCUs
Icenowy Zheng
4
-0
/
+247
2017-04-04
clk: tegra: Don't reset PLL-CX if it is already enabled
Jon Hunter
1
-4
/
+4
2017-04-04
clk: tegra: Add missing Tegra210 clocks
Peter De Schrijver
3
-0
/
+19
2017-04-04
clk: tegra: Propagate clk_out_x rate to parent
Alex Frid
1
-2
/
+4
2017-04-04
clk: stm32f4: fix: exclude values 0 and 1 for PLLQ
Gabriel Fernandez
1
-3
/
+10
2017-03-30
clk: renesas: rcar-gen3-cpg: Add support for RCLK on R-Car H3 ES2.0
Geert Uytterhoeven
1
-11
/
+27
2017-03-30
clk: renesas: r8a7795: Add support for R-Car H3 ES2.0
Geert Uytterhoeven
1
-50
/
+151
2017-03-30
clk: renesas: cpg-mssr: Add support for fixing up clock tables
Geert Uytterhoeven
2
-0
/
+72
2017-03-27
clk: meson: mpll: correct N2 maximum value
Jerome Brunet
1
-1
/
+1
2017-03-27
clk: meson8b: add the mplls clocks 0, 1 and 2
Jerome Brunet
2
-1
/
+122
2017-03-27
clk: meson: gxbb: mpll: use rw operation
Jerome Brunet
1
-3
/
+3
2017-03-27
clk: meson: mpll: add rw operation
Jerome Brunet
3
-6
/
+180
2017-03-27
clk: gxbb: put dividers and muxes in tables
Jerome Brunet
1
-8
/
+20
2017-03-27
clk: meson8b: put dividers and muxes in tables
Jerome Brunet
1
-4
/
+18
[prev]
[next]