index
:
starfive-tech/linux.git
JH7100_VisionFive_OH_dev
JH7110_VisionFive2_510_devel
JH7110_VisionFive2_6.1.y_devel
JH7110_VisionFive2_6.6.y_devel
JH7110_VisionFive2_devel
JH7110_VisionFive2_upstream
beaglev-5.13.y
beaglev_fedora_devel
buildroot-upstream
esmil_starlight
fedora-vic-7100_5.10.6
master
openwrt-6.1.y
rt-ethercat-release
rt-linux-6.6.y-release
rt-linux-release
rtthread_AMP
starfive-5.13
starfive-5.15-dubhe
starfive-6.1-dubhe
starfive-6.1.65-dubhe
starfive-6.6.10-dubhe
starfive-6.6.31-dubhe
starlight-5.14.y
visionfive
visionfive-5.13.y-devel
visionfive-5.15.y
visionfive-5.15.y-devel
visionfive-5.15.y_fedora_devel
visionfive-5.16.y
visionfive-5.17.y
visionfive-5.18.y
visionfive-5.19.y
visionfive-6.4.y
visionfive_fedora_devel
StarFive Tech Linux Kernel for VisionFive (JH7110) boards (mirror)
Andrey V.Kosteltsev
summary
refs
log
tree
commit
diff
log msg
author
committer
range
path:
root
/
drivers
/
clk
/
meson
Age
Commit message (
Expand
)
Author
Files
Lines
2019-07-17
Merge tag 'clk-for-linus' of git://git.kernel.org/pub/scm/linux/kernel/git/cl...
Linus Torvalds
10
-23
/
+1074
2019-06-28
Merge tag 'clk-fixes-for-linus' of git://git.kernel.org/pub/scm/linux/kernel/...
Linus Torvalds
3
-8
/
+8
2019-06-11
clk: meson: g12a: mark fclk_div3 as critical
Neil Armstrong
1
-0
/
+10
2019-06-11
clk: meson: g12a: Add support for G12B CPUB clocks
Neil Armstrong
2
-1
/
+801
2019-06-11
clk: meson-g12a: add temperature sensor clocks
Guillaume La Roque
2
-1
/
+33
2019-06-11
clk: meson: meson8b: add the cts_i958 clock
Martin Blumenstingl
2
-1
/
+25
2019-06-11
clk: meson: meson8b: add the cts_mclk_i958 clocks
Martin Blumenstingl
2
-1
/
+69
2019-06-11
clk: meson: meson8b: add the cts_amclk clocks
Martin Blumenstingl
2
-1
/
+69
2019-05-21
treewide: Add SPDX license identifier - Makefile/Kconfig
Thomas Gleixner
2
-0
/
+2
2019-05-20
clk: meson: g12a: add controller register init
Jerome Brunet
1
-1
/
+7
2019-05-20
clk: meson: eeclk: add init regs
Jerome Brunet
2
-0
/
+5
2019-05-20
clk: meson: g12a: add mpll register init sequences
Jerome Brunet
1
-0
/
+24
2019-05-20
clk: meson: mpll: add init callback and regs
Jerome Brunet
2
-11
/
+26
2019-05-20
clk: meson: axg: spread spectrum is on mpll2
Jerome Brunet
1
-5
/
+5
2019-05-20
clk: meson: gxbb: no spread spectrum on mpll0
Jerome Brunet
1
-5
/
+0
2019-05-20
clk: meson: mpll: properly handle spread spectrum
Jerome Brunet
2
-3
/
+7
2019-05-20
clk: meson: meson8b: fix a typo in the VPU parent names array variable
Martin Blumenstingl
1
-5
/
+5
2019-05-20
clk: meson: fix MPLL 50M binding id typo
Jerome Brunet
2
-3
/
+3
2019-05-07
Merge branches 'clk-doc', 'clk-more-critical', 'clk-meson' and 'clk-basic-be'...
Stephen Boyd
9
-516
/
+2171
2019-04-08
clk: meson: axg-audio: add g12a support
Maxime Jourdan
2
-8
/
+239
2019-04-08
clk: meson: axg-audio: don't register inputs in the onecell data
Jerome Brunet
2
-44
/
+6
2019-04-08
clk: meson: axg_audio: replace prefix axg by aud
Jerome Brunet
1
-482
/
+482
2019-04-01
clk: meson: meson8b: add the video decoder clock trees
Martin Blumenstingl
2
-1
/
+328
2019-04-01
clk: meson: meson8b: add the VPU clock trees
Martin Blumenstingl
2
-1
/
+175
2019-04-01
clk: meson: meson8b: add support for the GP_PLL clock on Meson8m2
Martin Blumenstingl
2
-1
/
+66
2019-04-01
clk: meson: meson8b: use a separate clock table for Meson8m2
Martin Blumenstingl
1
-1
/
+192
2019-04-01
clk: meson-g12a: add video decoder clocks
Maxime Jourdan
2
-1
/
+170
2019-04-01
clk: meson-g12a: add PCIE PLL clocks
Neil Armstrong
2
-1
/
+122
2019-04-01
clk: meson-pll: add reduced specific clk_ops for G12A PCIe PLL
Neil Armstrong
2
-0
/
+27
2019-04-01
clk: meson: g12a: add cpu clocks
Neil Armstrong
2
-1
/
+371
2019-04-01
dt-bindings: clock: g12a-aoclk: expose CLKID_AO_CTS_OSCIN
Neil Armstrong
1
-1
/
+0
2019-04-01
dt-bindings: clock: axg-audio: unexpose controller inputs
Jerome Brunet
1
-0
/
+20
2019-03-29
clk: meson: vid-pll-div: remove warning and return 0 on invalid config
Neil Armstrong
1
-2
/
+2
2019-03-25
clk: meson: pll: fix rounding and setting a rate that matches precisely
Martin Blumenstingl
1
-1
/
+1
2019-03-19
clk: g12a-aoclk: re-export CLKID_AO_SAR_ADC_SEL clock id
Neil Armstrong
1
-1
/
+0
2019-03-19
clk: meson-g12a: fix VPU clock parents
Neil Armstrong
1
-1
/
+1
2019-03-19
clk: meson: g12a: fix VPU clock muxes mask
Maxime Jourdan
1
-2
/
+2
2019-03-19
clk: meson-gxbb: round the vdec dividers to closest
Maxime Jourdan
1
-0
/
+2
2019-02-13
clk: meson: meson8b: fix the naming of the APB clocks
Martin Blumenstingl
2
-14
/
+14
2019-02-13
clk: meson: Add G12A AO Clock + Reset Controller
Neil Armstrong
4
-1
/
+491
2019-02-04
clk: meson: factorise meson64 peripheral clock controller drivers
Jerome Brunet
7
-176
/
+313
2019-02-04
clk: meson: g12a: add peripheral clock controller
Jian Hu
5
-2
/
+2594
2019-02-04
clk: meson: pll: update driver for the g12a
Jerome Brunet
2
-59
/
+154
2019-02-02
clk: meson: rework and clean drivers dependencies
Jerome Brunet
29
-281
/
+465
2019-02-02
clk: meson: axg-audio does not require syscon
Jerome Brunet
1
-1
/
+1
2019-01-18
clk: meson: ao-clkc: claim clock controller input clocks from DT
Jerome Brunet
4
-14
/
+82
2019-01-18
clk: meson: axg: claim clock controller input clock from DT
Jerome Brunet
1
-8
/
+19
2019-01-18
clk: meson: gxbb: claim clock controller input clock from DT
Jerome Brunet
1
-13
/
+24
2019-01-07
clk: meson: meson8b: add the GPU clock tree
Martin Blumenstingl
2
-1
/
+154
2019-01-07
clk: meson: meson8b: use a separate clock table for Meson8
Martin Blumenstingl
1
-6
/
+197
[next]