index
:
starfive-tech/linux.git
JH7100_VisionFive_OH_dev
JH7110_VisionFive2_510_devel
JH7110_VisionFive2_6.1.y_devel
JH7110_VisionFive2_6.6.y_devel
JH7110_VisionFive2_devel
JH7110_VisionFive2_upstream
beaglev-5.13.y
beaglev_fedora_devel
buildroot-upstream
esmil_starlight
fedora-vic-7100_5.10.6
master
openwrt-6.1.y
rt-ethercat-release
rt-linux-6.6.y-release
rt-linux-release
rtthread_AMP
starfive-5.13
starfive-5.15-dubhe
starfive-6.1-dubhe
starfive-6.1.65-dubhe
starfive-6.6.10-dubhe
starfive-6.6.31-dubhe
starlight-5.14.y
visionfive
visionfive-5.13.y-devel
visionfive-5.15.y
visionfive-5.15.y-devel
visionfive-5.15.y_fedora_devel
visionfive-5.16.y
visionfive-5.17.y
visionfive-5.18.y
visionfive-5.19.y
visionfive-6.4.y
visionfive_fedora_devel
StarFive Tech Linux Kernel for VisionFive (JH7110) boards (mirror)
Andrey V.Kosteltsev
summary
refs
log
tree
commit
diff
log msg
author
committer
range
path:
root
/
arch
/
x86
/
include
/
asm
/
tlbflush.h
Age
Commit message (
Expand
)
Author
Files
Lines
2019-07-24
x86/mm: Avoid redundant interrupt disable in load_mm_cr4()
Jan Kiszka
1
-7
/
+23
2019-05-07
Merge branch 'x86-mm-for-linus' of git://git.kernel.org/pub/scm/linux/kernel/...
Linus Torvalds
1
-0
/
+2
2019-04-30
mm/tlb: Provide default nmi_uaccess_okay()
Nadav Amit
1
-0
/
+2
2019-03-29
x86/mm/tlb: Define LOADED_MM_SWITCHING with pointer-sized number
Jann Horn
1
-1
/
+1
2018-11-28
x86/speculation: Prepare for conditional IBPB in switch_mm()
Thomas Gleixner
1
-2
/
+6
2018-10-29
x86/mm/pat: Disable preemption around __flush_tlb_all()
Sebastian Andrzej Siewior
1
-0
/
+6
2018-10-09
x86/mm/tlb: Add freed_tables element to flush_tlb_info
Rik van Riel
1
-0
/
+1
2018-10-09
x86/mm/tlb: Add freed_tables argument to flush_tlb_mm_range
Rik van Riel
1
-4
/
+6
2018-10-09
x86/mm/tlb: Always use lazy TLB mode
Rik van Riel
1
-16
/
+0
2018-10-09
x86/mm: Page size aware flush_tlb_mm_range()
Peter Zijlstra
1
-4
/
+8
2018-08-31
x86/nmi: Fix NMI uaccess race against CR3 switching
Andy Lutomirski
1
-0
/
+40
2018-08-23
x86/mm: Only use tlb_remove_table() for paravirt
Peter Zijlstra
1
-0
/
+3
2018-08-23
x86/mm/tlb: Revert the recent lazy TLB patches
Peter Zijlstra
1
-5
/
+16
2018-07-17
x86/mm/tlb: Always use lazy TLB mode
Rik van Riel
1
-16
/
+0
2018-07-17
x86/mm/tlb: Leave lazy TLB mode at page table free time
Rik van Riel
1
-0
/
+5
2018-04-05
x86/mm: Fix bogus warning during EFI bootup, use boot_cpu_has() instead of th...
Sai Praneeth
1
-1
/
+6
2018-02-15
x86/mm: Rename flush_tlb_single() and flush_tlb_one() to __flush_tlb_one_[use...
Andy Lutomirski
1
-7
/
+20
2018-01-31
x86/speculation: Use Indirect Branch Prediction Barrier in context switch
Tim Chen
1
-0
/
+2
2018-01-14
Merge branch 'x86-pti-for-linus' of git://git.kernel.org/pub/scm/linux/kernel...
Linus Torvalds
1
-3
/
+3
2018-01-14
x86/pti: Fix !PCID and sanitize defines
Thomas Gleixner
1
-3
/
+3
2018-01-01
Merge branch 'x86-pti-for-linus' of git://git.kernel.org/pub/scm/linux/kernel...
Linus Torvalds
1
-6
/
+8
2017-12-31
x86/mm: Remove preempt_disable/enable() from __native_flush_tlb()
Thomas Gleixner
1
-6
/
+8
2017-12-30
Merge branch 'x86-pti-for-linus' of git://git.kernel.org/pub/scm/linux/kernel...
Linus Torvalds
1
-31
/
+171
2017-12-23
x86/mm: Clarify the whole ASID/kernel PCID/user PCID naming
Peter Zijlstra
1
-12
/
+43
2017-12-23
x86/mm: Use INVPCID for __native_flush_tlb_single()
Dave Hansen
1
-1
/
+22
2017-12-23
x86/mm: Use/Fix PCID to optimize user/kernel switches
Peter Zijlstra
1
-12
/
+79
2017-12-23
x86/mm: Allow flushing for future ASID switches
Dave Hansen
1
-8
/
+29
2017-12-23
Merge branch 'x86-pti-for-linus' of git://git.kernel.org/pub/scm/linux/kernel...
Linus Torvalds
1
-64
/
+72
2017-12-22
x86/mm: Create asm/invpcid.h
Peter Zijlstra
1
-48
/
+1
2017-12-22
x86/mm: Put MMU to hardware ASID translation in one place
Dave Hansen
1
-11
/
+18
2017-12-22
x86/mm: Remove hard-coded ASID limit checks
Dave Hansen
1
-2
/
+18
2017-12-22
x86/mm: Move the CR3 construction functions to tlbflush.h
Dave Hansen
1
-0
/
+26
2017-12-22
x86/mm: Add comments to clarify which TLB-flush functions are supposed to flu...
Peter Zijlstra
1
-2
/
+21
2017-12-22
x86/mm: Remove superfluous barriers
Peter Zijlstra
1
-7
/
+1
2017-12-22
x86/microcode: Dont abuse the TLB-flush interface
Peter Zijlstra
1
-13
/
+6
2017-11-25
x86/tlb: Disable interrupts when changing CR4
Nadav Amit
1
-3
/
+8
2017-11-25
x86/tlb: Refactor CR4 setting and shadow write
Nadav Amit
1
-13
/
+11
2017-11-02
License cleanup: add SPDX GPL-2.0 license identifier to files with no license
Greg Kroah-Hartman
1
-0
/
+1
2017-10-18
x86/mm: Remove debug/x86/tlb_defer_switch_to_init_mm
Andy Lutomirski
1
-8
/
+12
2017-10-18
x86/mm: Tidy up "x86/mm: Flush more aggressively in lazy TLB mode"
Andy Lutomirski
1
-1
/
+6
2017-10-14
x86/mm: Flush more aggressively in lazy TLB mode
Andy Lutomirski
1
-0
/
+24
2017-09-07
x86/mm: Reinitialize TLB state on hotplug and resume
Andy Lutomirski
1
-0
/
+2
2017-07-25
x86/mm: Implement PCID based optimization: try to preserve old TLB entries us...
Andy Lutomirski
1
-2
/
+16
2017-07-05
x86/mm: Enable CR4.PCIDE on supported systems
Andy Lutomirski
1
-0
/
+8
2017-07-05
x86/mm: Rework lazy TLB mode and TLB freshness tracking
Andy Lutomirski
1
-4
/
+0
2017-07-05
x86/mm: Track the TLB's tlb_gen and update the flushing algorithm
Andy Lutomirski
1
-3
/
+40
2017-07-05
x86/mm: Give each mm TLB flush generation a unique ID
Andy Lutomirski
1
-0
/
+18
2017-06-22
x86/mm: Remove reset_lazy_tlbstate()
Andy Lutomirski
1
-8
/
+0
2017-06-13
x86/mm: Split read_cr3() into read_cr3_pa() and __read_cr3()
Andy Lutomirski
1
-2
/
+2
2017-06-05
x86/mm: Rework lazy TLB to track the actual loaded mm
Andy Lutomirski
1
-2
/
+10
[next]