index
:
starfive-tech/linux.git
JH7100_VisionFive_OH_dev
JH7110_VisionFive2_510_devel
JH7110_VisionFive2_6.1.y_devel
JH7110_VisionFive2_6.6.y_devel
JH7110_VisionFive2_devel
JH7110_VisionFive2_upstream
beaglev-5.13.y
beaglev_fedora_devel
buildroot-upstream
esmil_starlight
fedora-vic-7100_5.10.6
master
openwrt-6.1.y
pinetabv-6.6.y-devel
rt-ethercat-release
rt-linux-6.6.y-release
rt-linux-release
rtthread_AMP
starfive-5.13
starfive-5.15-dubhe
starfive-6.1-dubhe
starfive-6.1.65-dubhe
starfive-6.6.10-dubhe
starfive-6.6.31-dubhe
starfive-6.6.48-dubhe
starlight-5.14.y
visionfive
visionfive-5.13.y-devel
visionfive-5.15.y
visionfive-5.15.y-devel
visionfive-5.15.y_fedora_devel
visionfive-5.16.y
visionfive-5.17.y
visionfive-5.18.y
visionfive-5.19.y
visionfive-6.4.y
visionfive_fedora_devel
StarFive Tech Linux Kernel for VisionFive (JH7110) boards (mirror)
Andrey V.Kosteltsev
summary
refs
log
tree
commit
diff
log msg
author
committer
range
path:
root
/
arch
/
x86
/
entry
/
entry_64.S
Age
Commit message (
Expand
)
Author
Files
Lines
2020-06-11
x86/entry: Unbreak __irqentry_text_start/end magic
Thomas Gleixner
1
-1
/
+10
2020-06-11
x86/entry: Remove DBn stacks
Peter Zijlstra
1
-17
/
+0
2020-06-11
x86/entry: Remove the TRACE_IRQS cruft
Thomas Gleixner
1
-13
/
+0
2020-06-11
x86/entry: Move paranoid irq tracing out of ASM code
Thomas Gleixner
1
-13
/
+0
2020-06-11
x86/entry/64: Remove TRACE_IRQS_*_DEBUG
Thomas Gleixner
1
-45
/
+3
2020-06-11
x86/entry/64: Remove IRQ stack switching ASM
Thomas Gleixner
1
-96
/
+0
2020-06-11
x86/entry: Remove the apic/BUILD interrupt leftovers
Thomas Gleixner
1
-143
/
+0
2020-06-11
x86/entry: Convert reschedule interrupt to IDTENTRY_SYSVEC_SIMPLE
Thomas Gleixner
1
-4
/
+0
2020-06-11
x86/entry: Convert XEN hypercall vector to IDTENTRY_SYSVEC
Thomas Gleixner
1
-5
/
+0
2020-06-11
x86/entry: Convert various hypervisor vectors to IDTENTRY_SYSVEC
Thomas Gleixner
1
-17
/
+0
2020-06-11
x86/entry: Convert KVM vectors to IDTENTRY_SYSVEC*
Thomas Gleixner
1
-7
/
+0
2020-06-11
x86/entry: Convert various system vectors
Thomas Gleixner
1
-19
/
+0
2020-06-11
x86/entry: Convert SMP system vectors to IDTENTRY_SYSVEC
Thomas Gleixner
1
-7
/
+0
2020-06-11
x86/entry: Convert APIC interrupts to IDTENTRY_SYSVEC
Thomas Gleixner
1
-6
/
+0
2020-06-11
x86/entry: Provide IDTENTRY_SYSVEC
Thomas Gleixner
1
-0
/
+8
2020-06-11
x86/entry: Use idtentry for interrupts
Thomas Gleixner
1
-28
/
+3
2020-06-11
x86/entry: Add IRQENTRY_IRQ macro
Thomas Gleixner
1
-0
/
+14
2020-06-11
x86/irq: Convey vector as argument and not in ptregs
Thomas Gleixner
1
-33
/
+7
2020-06-11
x86/entry/64: Remove error_exit()
Thomas Gleixner
1
-9
/
+0
2020-06-11
x86/entry: Change exit path of xen_failsafe_callback
Thomas Gleixner
1
-1
/
+1
2020-06-11
x86/entry: Remove the transition leftovers
Thomas Gleixner
1
-22
/
+4
2020-06-11
x86/entry: Switch page fault exception to IDTENTRY_RAW
Thomas Gleixner
1
-19
/
+0
2020-06-11
x86/entry/64: Simplify idtentry_body
Thomas Gleixner
1
-2
/
+0
2020-06-11
x86/entry: Switch XEN/PV hypercall entry to IDTENTRY
Thomas Gleixner
1
-14
/
+6
2020-06-11
x86/entry/64: Move do_softirq_own_stack() to C
Thomas Gleixner
1
-13
/
+0
2020-06-11
x86/entry: Provide helpers for executing on the irqstack
Thomas Gleixner
1
-0
/
+39
2020-06-11
x86/entry: Convert double fault exception to IDTENTRY_DF
Thomas Gleixner
1
-9
/
+1
2020-06-11
x86/entry: Implement user mode C entry points for #DB and #MCE
Thomas Gleixner
1
-1
/
+1
2020-06-11
x86/entry/64: Remove error code clearing from #DB and #MCE ASM stub
Thomas Gleixner
1
-1
/
+0
2020-06-11
x86/entry: Convert Debug exception to IDTENTRY_DB
Thomas Gleixner
1
-2
/
+0
2020-06-11
x86/entry: Convert NMI to IDTENTRY_NMI
Thomas Gleixner
1
-8
/
+7
2020-06-11
x86/entry: Convert Machine Check to IDTENTRY_IST
Thomas Gleixner
1
-3
/
+0
2020-06-11
x86/entry: Convert INT3 exception to IDTENTRY_RAW
Thomas Gleixner
1
-2
/
+0
2020-06-11
x86/entry: Convert SIMD coprocessor error exception to IDTENTRY
Thomas Gleixner
1
-1
/
+0
2020-06-11
x86/entry: Convert Alignment check exception to IDTENTRY
Thomas Gleixner
1
-1
/
+0
2020-06-11
x86/entry: Convert Coprocessor error exception to IDTENTRY
Thomas Gleixner
1
-1
/
+0
2020-06-11
x86/entry: Convert Spurious interrupt bug exception to IDTENTRY
Thomas Gleixner
1
-1
/
+0
2020-06-11
x86/entry: Convert General protection exception to IDTENTRY
Thomas Gleixner
1
-2
/
+1
2020-06-11
x86/entry: Convert Stack segment exception to IDTENTRY
Thomas Gleixner
1
-1
/
+0
2020-06-11
x86/entry: Convert Segment not present exception to IDTENTRY
Thomas Gleixner
1
-1
/
+0
2020-06-11
x86/entry: Convert Invalid TSS exception to IDTENTRY
Thomas Gleixner
1
-1
/
+0
2020-06-11
x86/entry: Convert Coprocessor segment overrun exception to IDTENTRY
Thomas Gleixner
1
-1
/
+0
2020-06-11
x86/entry: Convert Device not available exception to IDTENTRY
Thomas Gleixner
1
-1
/
+0
2020-06-11
x86/entry: Convert Invalid Opcode exception to IDTENTRY
Thomas Gleixner
1
-1
/
+0
2020-06-11
x86/entry: Convert Bounds exception to IDTENTRY
Thomas Gleixner
1
-1
/
+0
2020-06-11
x86/entry: Convert Overflow exception to IDTENTRY
Thomas Gleixner
1
-1
/
+0
2020-06-11
x86/entry: Convert Divide Error to IDTENTRY
Thomas Gleixner
1
-1
/
+0
2020-06-11
x86/idtentry: Provide macros to define/declare IDT entry points
Thomas Gleixner
1
-0
/
+6
2020-06-11
x86/entry/64: Provide sane error entry/exit
Thomas Gleixner
1
-3
/
+19
2020-06-11
x86/entry: Distangle idtentry
Thomas Gleixner
1
-183
/
+220
[next]