diff options
Diffstat (limited to 'drivers/net/wireless/ath/ath11k/hw.c')
| -rw-r--r-- | drivers/net/wireless/ath/ath11k/hw.c | 796 | 
1 files changed, 796 insertions, 0 deletions
| diff --git a/drivers/net/wireless/ath/ath11k/hw.c b/drivers/net/wireless/ath/ath11k/hw.c index 66331da35012..377ae8d5b58f 100644 --- a/drivers/net/wireless/ath/ath11k/hw.c +++ b/drivers/net/wireless/ath/ath11k/hw.c @@ -31,6 +31,20 @@ static u8 ath11k_hw_ipq6018_mac_from_pdev_id(int pdev_idx)  	return pdev_idx;  } +static void ath11k_hw_ipq8074_tx_mesh_enable(struct ath11k_base *ab, +					     struct hal_tcl_data_cmd *tcl_cmd) +{ +	tcl_cmd->info2 |= FIELD_PREP(HAL_IPQ8074_TCL_DATA_CMD_INFO2_MESH_ENABLE, +				     true); +} + +static void ath11k_hw_qcn9074_tx_mesh_enable(struct ath11k_base *ab, +					     struct hal_tcl_data_cmd *tcl_cmd) +{ +	tcl_cmd->info3 |= FIELD_PREP(HAL_QCN9074_TCL_DATA_CMD_INFO3_MESH_ENABLE, +				     true); +} +  static void ath11k_init_wmi_config_qca6390(struct ath11k_base *ab,  					   struct target_resource_config *config)  { @@ -155,11 +169,358 @@ static int ath11k_hw_mac_id_to_srng_id_qca6390(struct ath11k_hw_params *hw,  	return mac_id;  } +static bool ath11k_hw_ipq8074_rx_desc_get_first_msdu(struct hal_rx_desc *desc) +{ +	return !!FIELD_GET(RX_MSDU_END_INFO2_FIRST_MSDU, +			   __le32_to_cpu(desc->u.ipq8074.msdu_end.info2)); +} + +static bool ath11k_hw_ipq8074_rx_desc_get_last_msdu(struct hal_rx_desc *desc) +{ +	return !!FIELD_GET(RX_MSDU_END_INFO2_LAST_MSDU, +			   __le32_to_cpu(desc->u.ipq8074.msdu_end.info2)); +} + +static u8 ath11k_hw_ipq8074_rx_desc_get_l3_pad_bytes(struct hal_rx_desc *desc) +{ +	return FIELD_GET(RX_MSDU_END_INFO2_L3_HDR_PADDING, +			 __le32_to_cpu(desc->u.ipq8074.msdu_end.info2)); +} + +static u8 *ath11k_hw_ipq8074_rx_desc_get_hdr_status(struct hal_rx_desc *desc) +{ +	return desc->u.ipq8074.hdr_status; +} + +static bool ath11k_hw_ipq8074_rx_desc_encrypt_valid(struct hal_rx_desc *desc) +{ +	return __le32_to_cpu(desc->u.ipq8074.mpdu_start.info1) & +	       RX_MPDU_START_INFO1_ENCRYPT_INFO_VALID; +} + +static u32 ath11k_hw_ipq8074_rx_desc_get_encrypt_type(struct hal_rx_desc *desc) +{ +	return FIELD_GET(RX_MPDU_START_INFO2_ENC_TYPE, +			 __le32_to_cpu(desc->u.ipq8074.mpdu_start.info2)); +} + +static u8 ath11k_hw_ipq8074_rx_desc_get_decap_type(struct hal_rx_desc *desc) +{ +	return FIELD_GET(RX_MSDU_START_INFO2_DECAP_FORMAT, +			 __le32_to_cpu(desc->u.ipq8074.msdu_start.info2)); +} + +static u8 ath11k_hw_ipq8074_rx_desc_get_mesh_ctl(struct hal_rx_desc *desc) +{ +	return FIELD_GET(RX_MSDU_START_INFO2_MESH_CTRL_PRESENT, +			 __le32_to_cpu(desc->u.ipq8074.msdu_start.info2)); +} + +static bool ath11k_hw_ipq8074_rx_desc_get_mpdu_seq_ctl_vld(struct hal_rx_desc *desc) +{ +	return !!FIELD_GET(RX_MPDU_START_INFO1_MPDU_SEQ_CTRL_VALID, +			   __le32_to_cpu(desc->u.ipq8074.mpdu_start.info1)); +} + +static bool ath11k_hw_ipq8074_rx_desc_get_mpdu_fc_valid(struct hal_rx_desc *desc) +{ +	return !!FIELD_GET(RX_MPDU_START_INFO1_MPDU_FCTRL_VALID, +			   __le32_to_cpu(desc->u.ipq8074.mpdu_start.info1)); +} + +static u16 ath11k_hw_ipq8074_rx_desc_get_mpdu_start_seq_no(struct hal_rx_desc *desc) +{ +	return FIELD_GET(RX_MPDU_START_INFO1_MPDU_SEQ_NUM, +			 __le32_to_cpu(desc->u.ipq8074.mpdu_start.info1)); +} + +static u16 ath11k_hw_ipq8074_rx_desc_get_msdu_len(struct hal_rx_desc *desc) +{ +	return FIELD_GET(RX_MSDU_START_INFO1_MSDU_LENGTH, +			 __le32_to_cpu(desc->u.ipq8074.msdu_start.info1)); +} + +static u8 ath11k_hw_ipq8074_rx_desc_get_msdu_sgi(struct hal_rx_desc *desc) +{ +	return FIELD_GET(RX_MSDU_START_INFO3_SGI, +			 __le32_to_cpu(desc->u.ipq8074.msdu_start.info3)); +} + +static u8 ath11k_hw_ipq8074_rx_desc_get_msdu_rate_mcs(struct hal_rx_desc *desc) +{ +	return FIELD_GET(RX_MSDU_START_INFO3_RATE_MCS, +			 __le32_to_cpu(desc->u.ipq8074.msdu_start.info3)); +} + +static u8 ath11k_hw_ipq8074_rx_desc_get_msdu_rx_bw(struct hal_rx_desc *desc) +{ +	return FIELD_GET(RX_MSDU_START_INFO3_RECV_BW, +			 __le32_to_cpu(desc->u.ipq8074.msdu_start.info3)); +} + +static u32 ath11k_hw_ipq8074_rx_desc_get_msdu_freq(struct hal_rx_desc *desc) +{ +	return __le32_to_cpu(desc->u.ipq8074.msdu_start.phy_meta_data); +} + +static u8 ath11k_hw_ipq8074_rx_desc_get_msdu_pkt_type(struct hal_rx_desc *desc) +{ +	return FIELD_GET(RX_MSDU_START_INFO3_PKT_TYPE, +			 __le32_to_cpu(desc->u.ipq8074.msdu_start.info3)); +} + +static u8 ath11k_hw_ipq8074_rx_desc_get_msdu_nss(struct hal_rx_desc *desc) +{ +	return FIELD_GET(RX_MSDU_START_INFO3_MIMO_SS_BITMAP, +			 __le32_to_cpu(desc->u.ipq8074.msdu_start.info3)); +} + +static u8 ath11k_hw_ipq8074_rx_desc_get_mpdu_tid(struct hal_rx_desc *desc) +{ +	return FIELD_GET(RX_MPDU_START_INFO2_TID, +			 __le32_to_cpu(desc->u.ipq8074.mpdu_start.info2)); +} + +static u16 ath11k_hw_ipq8074_rx_desc_get_mpdu_peer_id(struct hal_rx_desc *desc) +{ +	return __le16_to_cpu(desc->u.ipq8074.mpdu_start.sw_peer_id); +} + +static void ath11k_hw_ipq8074_rx_desc_copy_attn_end(struct hal_rx_desc *fdesc, +						    struct hal_rx_desc *ldesc) +{ +	memcpy((u8 *)&fdesc->u.ipq8074.msdu_end, (u8 *)&ldesc->u.ipq8074.msdu_end, +	       sizeof(struct rx_msdu_end_ipq8074)); +	memcpy((u8 *)&fdesc->u.ipq8074.attention, (u8 *)&ldesc->u.ipq8074.attention, +	       sizeof(struct rx_attention)); +	memcpy((u8 *)&fdesc->u.ipq8074.mpdu_end, (u8 *)&ldesc->u.ipq8074.mpdu_end, +	       sizeof(struct rx_mpdu_end)); +} + +static u32 ath11k_hw_ipq8074_rx_desc_get_mpdu_start_tag(struct hal_rx_desc *desc) +{ +	return FIELD_GET(HAL_TLV_HDR_TAG, +			 __le32_to_cpu(desc->u.ipq8074.mpdu_start_tag)); +} + +static u32 ath11k_hw_ipq8074_rx_desc_get_mpdu_ppdu_id(struct hal_rx_desc *desc) +{ +	return __le16_to_cpu(desc->u.ipq8074.mpdu_start.phy_ppdu_id); +} + +static void ath11k_hw_ipq8074_rx_desc_set_msdu_len(struct hal_rx_desc *desc, u16 len) +{ +	u32 info = __le32_to_cpu(desc->u.ipq8074.msdu_start.info1); + +	info &= ~RX_MSDU_START_INFO1_MSDU_LENGTH; +	info |= FIELD_PREP(RX_MSDU_START_INFO1_MSDU_LENGTH, len); + +	desc->u.ipq8074.msdu_start.info1 = __cpu_to_le32(info); +} + +static +struct rx_attention *ath11k_hw_ipq8074_rx_desc_get_attention(struct hal_rx_desc *desc) +{ +	return &desc->u.ipq8074.attention; +} + +static u8 *ath11k_hw_ipq8074_rx_desc_get_msdu_payload(struct hal_rx_desc *desc) +{ +	return &desc->u.ipq8074.msdu_payload[0]; +} + +static bool ath11k_hw_qcn9074_rx_desc_get_first_msdu(struct hal_rx_desc *desc) +{ +	return !!FIELD_GET(RX_MSDU_END_INFO4_FIRST_MSDU, +			   __le16_to_cpu(desc->u.qcn9074.msdu_end.info4)); +} + +static bool ath11k_hw_qcn9074_rx_desc_get_last_msdu(struct hal_rx_desc *desc) +{ +	return !!FIELD_GET(RX_MSDU_END_INFO4_LAST_MSDU, +			   __le16_to_cpu(desc->u.qcn9074.msdu_end.info4)); +} + +static u8 ath11k_hw_qcn9074_rx_desc_get_l3_pad_bytes(struct hal_rx_desc *desc) +{ +	return FIELD_GET(RX_MSDU_END_INFO4_L3_HDR_PADDING, +			 __le16_to_cpu(desc->u.qcn9074.msdu_end.info4)); +} + +static u8 *ath11k_hw_qcn9074_rx_desc_get_hdr_status(struct hal_rx_desc *desc) +{ +	return desc->u.qcn9074.hdr_status; +} + +static bool ath11k_hw_qcn9074_rx_desc_encrypt_valid(struct hal_rx_desc *desc) +{ +	return __le32_to_cpu(desc->u.qcn9074.mpdu_start.info11) & +	       RX_MPDU_START_INFO11_ENCRYPT_INFO_VALID; +} + +static u32 ath11k_hw_qcn9074_rx_desc_get_encrypt_type(struct hal_rx_desc *desc) +{ +	return FIELD_GET(RX_MPDU_START_INFO9_ENC_TYPE, +			 __le32_to_cpu(desc->u.qcn9074.mpdu_start.info9)); +} + +static u8 ath11k_hw_qcn9074_rx_desc_get_decap_type(struct hal_rx_desc *desc) +{ +	return FIELD_GET(RX_MSDU_START_INFO2_DECAP_FORMAT, +			 __le32_to_cpu(desc->u.qcn9074.msdu_start.info2)); +} + +static u8 ath11k_hw_qcn9074_rx_desc_get_mesh_ctl(struct hal_rx_desc *desc) +{ +	return FIELD_GET(RX_MSDU_START_INFO2_MESH_CTRL_PRESENT, +			 __le32_to_cpu(desc->u.qcn9074.msdu_start.info2)); +} + +static bool ath11k_hw_qcn9074_rx_desc_get_mpdu_seq_ctl_vld(struct hal_rx_desc *desc) +{ +	return !!FIELD_GET(RX_MPDU_START_INFO11_MPDU_SEQ_CTRL_VALID, +			   __le32_to_cpu(desc->u.qcn9074.mpdu_start.info11)); +} + +static bool ath11k_hw_qcn9074_rx_desc_get_mpdu_fc_valid(struct hal_rx_desc *desc) +{ +	return !!FIELD_GET(RX_MPDU_START_INFO11_MPDU_FCTRL_VALID, +			   __le32_to_cpu(desc->u.qcn9074.mpdu_start.info11)); +} + +static u16 ath11k_hw_qcn9074_rx_desc_get_mpdu_start_seq_no(struct hal_rx_desc *desc) +{ +	return FIELD_GET(RX_MPDU_START_INFO11_MPDU_SEQ_NUM, +			 __le32_to_cpu(desc->u.qcn9074.mpdu_start.info11)); +} + +static u16 ath11k_hw_qcn9074_rx_desc_get_msdu_len(struct hal_rx_desc *desc) +{ +	return FIELD_GET(RX_MSDU_START_INFO1_MSDU_LENGTH, +			 __le32_to_cpu(desc->u.qcn9074.msdu_start.info1)); +} + +static u8 ath11k_hw_qcn9074_rx_desc_get_msdu_sgi(struct hal_rx_desc *desc) +{ +	return FIELD_GET(RX_MSDU_START_INFO3_SGI, +			 __le32_to_cpu(desc->u.qcn9074.msdu_start.info3)); +} + +static u8 ath11k_hw_qcn9074_rx_desc_get_msdu_rate_mcs(struct hal_rx_desc *desc) +{ +	return FIELD_GET(RX_MSDU_START_INFO3_RATE_MCS, +			 __le32_to_cpu(desc->u.qcn9074.msdu_start.info3)); +} + +static u8 ath11k_hw_qcn9074_rx_desc_get_msdu_rx_bw(struct hal_rx_desc *desc) +{ +	return FIELD_GET(RX_MSDU_START_INFO3_RECV_BW, +			 __le32_to_cpu(desc->u.qcn9074.msdu_start.info3)); +} + +static u32 ath11k_hw_qcn9074_rx_desc_get_msdu_freq(struct hal_rx_desc *desc) +{ +	return __le32_to_cpu(desc->u.qcn9074.msdu_start.phy_meta_data); +} + +static u8 ath11k_hw_qcn9074_rx_desc_get_msdu_pkt_type(struct hal_rx_desc *desc) +{ +	return FIELD_GET(RX_MSDU_START_INFO3_PKT_TYPE, +			 __le32_to_cpu(desc->u.qcn9074.msdu_start.info3)); +} + +static u8 ath11k_hw_qcn9074_rx_desc_get_msdu_nss(struct hal_rx_desc *desc) +{ +	return FIELD_GET(RX_MSDU_START_INFO3_MIMO_SS_BITMAP, +			 __le32_to_cpu(desc->u.qcn9074.msdu_start.info3)); +} + +static u8 ath11k_hw_qcn9074_rx_desc_get_mpdu_tid(struct hal_rx_desc *desc) +{ +	return FIELD_GET(RX_MPDU_START_INFO9_TID, +			 __le32_to_cpu(desc->u.qcn9074.mpdu_start.info9)); +} + +static u16 ath11k_hw_qcn9074_rx_desc_get_mpdu_peer_id(struct hal_rx_desc *desc) +{ +	return __le16_to_cpu(desc->u.qcn9074.mpdu_start.sw_peer_id); +} + +static void ath11k_hw_qcn9074_rx_desc_copy_attn_end(struct hal_rx_desc *fdesc, +						    struct hal_rx_desc *ldesc) +{ +	memcpy((u8 *)&fdesc->u.qcn9074.msdu_end, (u8 *)&ldesc->u.qcn9074.msdu_end, +	       sizeof(struct rx_msdu_end_qcn9074)); +	memcpy((u8 *)&fdesc->u.qcn9074.attention, (u8 *)&ldesc->u.qcn9074.attention, +	       sizeof(struct rx_attention)); +	memcpy((u8 *)&fdesc->u.qcn9074.mpdu_end, (u8 *)&ldesc->u.qcn9074.mpdu_end, +	       sizeof(struct rx_mpdu_end)); +} + +static u32 ath11k_hw_qcn9074_rx_desc_get_mpdu_start_tag(struct hal_rx_desc *desc) +{ +	return FIELD_GET(HAL_TLV_HDR_TAG, +			 __le32_to_cpu(desc->u.qcn9074.mpdu_start_tag)); +} + +static u32 ath11k_hw_qcn9074_rx_desc_get_mpdu_ppdu_id(struct hal_rx_desc *desc) +{ +	return __le16_to_cpu(desc->u.qcn9074.mpdu_start.phy_ppdu_id); +} + +static void ath11k_hw_qcn9074_rx_desc_set_msdu_len(struct hal_rx_desc *desc, u16 len) +{ +	u32 info = __le32_to_cpu(desc->u.qcn9074.msdu_start.info1); + +	info &= ~RX_MSDU_START_INFO1_MSDU_LENGTH; +	info |= FIELD_PREP(RX_MSDU_START_INFO1_MSDU_LENGTH, len); + +	desc->u.qcn9074.msdu_start.info1 = __cpu_to_le32(info); +} + +static +struct rx_attention *ath11k_hw_qcn9074_rx_desc_get_attention(struct hal_rx_desc *desc) +{ +	return &desc->u.qcn9074.attention; +} + +static u8 *ath11k_hw_qcn9074_rx_desc_get_msdu_payload(struct hal_rx_desc *desc) +{ +	return &desc->u.qcn9074.msdu_payload[0]; +} +  const struct ath11k_hw_ops ipq8074_ops = {  	.get_hw_mac_from_pdev_id = ath11k_hw_ipq8074_mac_from_pdev_id,  	.wmi_init_config = ath11k_init_wmi_config_ipq8074,  	.mac_id_to_pdev_id = ath11k_hw_mac_id_to_pdev_id_ipq8074,  	.mac_id_to_srng_id = ath11k_hw_mac_id_to_srng_id_ipq8074, +	.tx_mesh_enable = ath11k_hw_ipq8074_tx_mesh_enable, +	.rx_desc_get_first_msdu = ath11k_hw_ipq8074_rx_desc_get_first_msdu, +	.rx_desc_get_last_msdu = ath11k_hw_ipq8074_rx_desc_get_last_msdu, +	.rx_desc_get_l3_pad_bytes = ath11k_hw_ipq8074_rx_desc_get_l3_pad_bytes, +	.rx_desc_get_hdr_status = ath11k_hw_ipq8074_rx_desc_get_hdr_status, +	.rx_desc_encrypt_valid = ath11k_hw_ipq8074_rx_desc_encrypt_valid, +	.rx_desc_get_encrypt_type = ath11k_hw_ipq8074_rx_desc_get_encrypt_type, +	.rx_desc_get_decap_type = ath11k_hw_ipq8074_rx_desc_get_decap_type, +	.rx_desc_get_mesh_ctl = ath11k_hw_ipq8074_rx_desc_get_mesh_ctl, +	.rx_desc_get_mpdu_seq_ctl_vld = ath11k_hw_ipq8074_rx_desc_get_mpdu_seq_ctl_vld, +	.rx_desc_get_mpdu_fc_valid = ath11k_hw_ipq8074_rx_desc_get_mpdu_fc_valid, +	.rx_desc_get_mpdu_start_seq_no = ath11k_hw_ipq8074_rx_desc_get_mpdu_start_seq_no, +	.rx_desc_get_msdu_len = ath11k_hw_ipq8074_rx_desc_get_msdu_len, +	.rx_desc_get_msdu_sgi = ath11k_hw_ipq8074_rx_desc_get_msdu_sgi, +	.rx_desc_get_msdu_rate_mcs = ath11k_hw_ipq8074_rx_desc_get_msdu_rate_mcs, +	.rx_desc_get_msdu_rx_bw = ath11k_hw_ipq8074_rx_desc_get_msdu_rx_bw, +	.rx_desc_get_msdu_freq = ath11k_hw_ipq8074_rx_desc_get_msdu_freq, +	.rx_desc_get_msdu_pkt_type = ath11k_hw_ipq8074_rx_desc_get_msdu_pkt_type, +	.rx_desc_get_msdu_nss = ath11k_hw_ipq8074_rx_desc_get_msdu_nss, +	.rx_desc_get_mpdu_tid = ath11k_hw_ipq8074_rx_desc_get_mpdu_tid, +	.rx_desc_get_mpdu_peer_id = ath11k_hw_ipq8074_rx_desc_get_mpdu_peer_id, +	.rx_desc_copy_attn_end_tlv = ath11k_hw_ipq8074_rx_desc_copy_attn_end, +	.rx_desc_get_mpdu_start_tag = ath11k_hw_ipq8074_rx_desc_get_mpdu_start_tag, +	.rx_desc_get_mpdu_ppdu_id = ath11k_hw_ipq8074_rx_desc_get_mpdu_ppdu_id, +	.rx_desc_set_msdu_len = ath11k_hw_ipq8074_rx_desc_set_msdu_len, +	.rx_desc_get_attention = ath11k_hw_ipq8074_rx_desc_get_attention, +	.rx_desc_get_msdu_payload = ath11k_hw_ipq8074_rx_desc_get_msdu_payload,  };  const struct ath11k_hw_ops ipq6018_ops = { @@ -167,6 +528,33 @@ const struct ath11k_hw_ops ipq6018_ops = {  	.wmi_init_config = ath11k_init_wmi_config_ipq8074,  	.mac_id_to_pdev_id = ath11k_hw_mac_id_to_pdev_id_ipq8074,  	.mac_id_to_srng_id = ath11k_hw_mac_id_to_srng_id_ipq8074, +	.tx_mesh_enable = ath11k_hw_ipq8074_tx_mesh_enable, +	.rx_desc_get_first_msdu = ath11k_hw_ipq8074_rx_desc_get_first_msdu, +	.rx_desc_get_last_msdu = ath11k_hw_ipq8074_rx_desc_get_last_msdu, +	.rx_desc_get_l3_pad_bytes = ath11k_hw_ipq8074_rx_desc_get_l3_pad_bytes, +	.rx_desc_get_hdr_status = ath11k_hw_ipq8074_rx_desc_get_hdr_status, +	.rx_desc_encrypt_valid = ath11k_hw_ipq8074_rx_desc_encrypt_valid, +	.rx_desc_get_encrypt_type = ath11k_hw_ipq8074_rx_desc_get_encrypt_type, +	.rx_desc_get_decap_type = ath11k_hw_ipq8074_rx_desc_get_decap_type, +	.rx_desc_get_mesh_ctl = ath11k_hw_ipq8074_rx_desc_get_mesh_ctl, +	.rx_desc_get_mpdu_seq_ctl_vld = ath11k_hw_ipq8074_rx_desc_get_mpdu_seq_ctl_vld, +	.rx_desc_get_mpdu_fc_valid = ath11k_hw_ipq8074_rx_desc_get_mpdu_fc_valid, +	.rx_desc_get_mpdu_start_seq_no = ath11k_hw_ipq8074_rx_desc_get_mpdu_start_seq_no, +	.rx_desc_get_msdu_len = ath11k_hw_ipq8074_rx_desc_get_msdu_len, +	.rx_desc_get_msdu_sgi = ath11k_hw_ipq8074_rx_desc_get_msdu_sgi, +	.rx_desc_get_msdu_rate_mcs = ath11k_hw_ipq8074_rx_desc_get_msdu_rate_mcs, +	.rx_desc_get_msdu_rx_bw = ath11k_hw_ipq8074_rx_desc_get_msdu_rx_bw, +	.rx_desc_get_msdu_freq = ath11k_hw_ipq8074_rx_desc_get_msdu_freq, +	.rx_desc_get_msdu_pkt_type = ath11k_hw_ipq8074_rx_desc_get_msdu_pkt_type, +	.rx_desc_get_msdu_nss = ath11k_hw_ipq8074_rx_desc_get_msdu_nss, +	.rx_desc_get_mpdu_tid = ath11k_hw_ipq8074_rx_desc_get_mpdu_tid, +	.rx_desc_get_mpdu_peer_id = ath11k_hw_ipq8074_rx_desc_get_mpdu_peer_id, +	.rx_desc_copy_attn_end_tlv = ath11k_hw_ipq8074_rx_desc_copy_attn_end, +	.rx_desc_get_mpdu_start_tag = ath11k_hw_ipq8074_rx_desc_get_mpdu_start_tag, +	.rx_desc_get_mpdu_ppdu_id = ath11k_hw_ipq8074_rx_desc_get_mpdu_ppdu_id, +	.rx_desc_set_msdu_len = ath11k_hw_ipq8074_rx_desc_set_msdu_len, +	.rx_desc_get_attention = ath11k_hw_ipq8074_rx_desc_get_attention, +	.rx_desc_get_msdu_payload = ath11k_hw_ipq8074_rx_desc_get_msdu_payload,  };  const struct ath11k_hw_ops qca6390_ops = { @@ -174,6 +562,67 @@ const struct ath11k_hw_ops qca6390_ops = {  	.wmi_init_config = ath11k_init_wmi_config_qca6390,  	.mac_id_to_pdev_id = ath11k_hw_mac_id_to_pdev_id_qca6390,  	.mac_id_to_srng_id = ath11k_hw_mac_id_to_srng_id_qca6390, +	.tx_mesh_enable = ath11k_hw_ipq8074_tx_mesh_enable, +	.rx_desc_get_first_msdu = ath11k_hw_ipq8074_rx_desc_get_first_msdu, +	.rx_desc_get_last_msdu = ath11k_hw_ipq8074_rx_desc_get_last_msdu, +	.rx_desc_get_l3_pad_bytes = ath11k_hw_ipq8074_rx_desc_get_l3_pad_bytes, +	.rx_desc_get_hdr_status = ath11k_hw_ipq8074_rx_desc_get_hdr_status, +	.rx_desc_encrypt_valid = ath11k_hw_ipq8074_rx_desc_encrypt_valid, +	.rx_desc_get_encrypt_type = ath11k_hw_ipq8074_rx_desc_get_encrypt_type, +	.rx_desc_get_decap_type = ath11k_hw_ipq8074_rx_desc_get_decap_type, +	.rx_desc_get_mesh_ctl = ath11k_hw_ipq8074_rx_desc_get_mesh_ctl, +	.rx_desc_get_mpdu_seq_ctl_vld = ath11k_hw_ipq8074_rx_desc_get_mpdu_seq_ctl_vld, +	.rx_desc_get_mpdu_fc_valid = ath11k_hw_ipq8074_rx_desc_get_mpdu_fc_valid, +	.rx_desc_get_mpdu_start_seq_no = ath11k_hw_ipq8074_rx_desc_get_mpdu_start_seq_no, +	.rx_desc_get_msdu_len = ath11k_hw_ipq8074_rx_desc_get_msdu_len, +	.rx_desc_get_msdu_sgi = ath11k_hw_ipq8074_rx_desc_get_msdu_sgi, +	.rx_desc_get_msdu_rate_mcs = ath11k_hw_ipq8074_rx_desc_get_msdu_rate_mcs, +	.rx_desc_get_msdu_rx_bw = ath11k_hw_ipq8074_rx_desc_get_msdu_rx_bw, +	.rx_desc_get_msdu_freq = ath11k_hw_ipq8074_rx_desc_get_msdu_freq, +	.rx_desc_get_msdu_pkt_type = ath11k_hw_ipq8074_rx_desc_get_msdu_pkt_type, +	.rx_desc_get_msdu_nss = ath11k_hw_ipq8074_rx_desc_get_msdu_nss, +	.rx_desc_get_mpdu_tid = ath11k_hw_ipq8074_rx_desc_get_mpdu_tid, +	.rx_desc_get_mpdu_peer_id = ath11k_hw_ipq8074_rx_desc_get_mpdu_peer_id, +	.rx_desc_copy_attn_end_tlv = ath11k_hw_ipq8074_rx_desc_copy_attn_end, +	.rx_desc_get_mpdu_start_tag = ath11k_hw_ipq8074_rx_desc_get_mpdu_start_tag, +	.rx_desc_get_mpdu_ppdu_id = ath11k_hw_ipq8074_rx_desc_get_mpdu_ppdu_id, +	.rx_desc_set_msdu_len = ath11k_hw_ipq8074_rx_desc_set_msdu_len, +	.rx_desc_get_attention = ath11k_hw_ipq8074_rx_desc_get_attention, +	.rx_desc_get_msdu_payload = ath11k_hw_ipq8074_rx_desc_get_msdu_payload, +}; + +const struct ath11k_hw_ops qcn9074_ops = { +	.get_hw_mac_from_pdev_id = ath11k_hw_ipq6018_mac_from_pdev_id, +	.wmi_init_config = ath11k_init_wmi_config_ipq8074, +	.mac_id_to_pdev_id = ath11k_hw_mac_id_to_pdev_id_ipq8074, +	.mac_id_to_srng_id = ath11k_hw_mac_id_to_srng_id_ipq8074, +	.tx_mesh_enable = ath11k_hw_qcn9074_tx_mesh_enable, +	.rx_desc_get_first_msdu = ath11k_hw_qcn9074_rx_desc_get_first_msdu, +	.rx_desc_get_last_msdu = ath11k_hw_qcn9074_rx_desc_get_last_msdu, +	.rx_desc_get_l3_pad_bytes = ath11k_hw_qcn9074_rx_desc_get_l3_pad_bytes, +	.rx_desc_get_hdr_status = ath11k_hw_qcn9074_rx_desc_get_hdr_status, +	.rx_desc_encrypt_valid = ath11k_hw_qcn9074_rx_desc_encrypt_valid, +	.rx_desc_get_encrypt_type = ath11k_hw_qcn9074_rx_desc_get_encrypt_type, +	.rx_desc_get_decap_type = ath11k_hw_qcn9074_rx_desc_get_decap_type, +	.rx_desc_get_mesh_ctl = ath11k_hw_qcn9074_rx_desc_get_mesh_ctl, +	.rx_desc_get_mpdu_seq_ctl_vld = ath11k_hw_qcn9074_rx_desc_get_mpdu_seq_ctl_vld, +	.rx_desc_get_mpdu_fc_valid = ath11k_hw_qcn9074_rx_desc_get_mpdu_fc_valid, +	.rx_desc_get_mpdu_start_seq_no = ath11k_hw_qcn9074_rx_desc_get_mpdu_start_seq_no, +	.rx_desc_get_msdu_len = ath11k_hw_qcn9074_rx_desc_get_msdu_len, +	.rx_desc_get_msdu_sgi = ath11k_hw_qcn9074_rx_desc_get_msdu_sgi, +	.rx_desc_get_msdu_rate_mcs = ath11k_hw_qcn9074_rx_desc_get_msdu_rate_mcs, +	.rx_desc_get_msdu_rx_bw = ath11k_hw_qcn9074_rx_desc_get_msdu_rx_bw, +	.rx_desc_get_msdu_freq = ath11k_hw_qcn9074_rx_desc_get_msdu_freq, +	.rx_desc_get_msdu_pkt_type = ath11k_hw_qcn9074_rx_desc_get_msdu_pkt_type, +	.rx_desc_get_msdu_nss = ath11k_hw_qcn9074_rx_desc_get_msdu_nss, +	.rx_desc_get_mpdu_tid = ath11k_hw_qcn9074_rx_desc_get_mpdu_tid, +	.rx_desc_get_mpdu_peer_id = ath11k_hw_qcn9074_rx_desc_get_mpdu_peer_id, +	.rx_desc_copy_attn_end_tlv = ath11k_hw_qcn9074_rx_desc_copy_attn_end, +	.rx_desc_get_mpdu_start_tag = ath11k_hw_qcn9074_rx_desc_get_mpdu_start_tag, +	.rx_desc_get_mpdu_ppdu_id = ath11k_hw_qcn9074_rx_desc_get_mpdu_ppdu_id, +	.rx_desc_set_msdu_len = ath11k_hw_qcn9074_rx_desc_set_msdu_len, +	.rx_desc_get_attention = ath11k_hw_qcn9074_rx_desc_get_attention, +	.rx_desc_get_msdu_payload = ath11k_hw_qcn9074_rx_desc_get_msdu_payload,  };  #define ATH11K_TX_RING_MASK_0 0x1 @@ -792,6 +1241,241 @@ const struct service_to_pipe ath11k_target_service_to_ce_map_wlan_qca6390[] = {  	},  }; +/* Target firmware's Copy Engine configuration. */ +const struct ce_pipe_config ath11k_target_ce_config_wlan_qcn9074[] = { +	/* CE0: host->target HTC control and raw streams */ +	{ +		.pipenum = __cpu_to_le32(0), +		.pipedir = __cpu_to_le32(PIPEDIR_OUT), +		.nentries = __cpu_to_le32(32), +		.nbytes_max = __cpu_to_le32(2048), +		.flags = __cpu_to_le32(CE_ATTR_FLAGS), +		.reserved = __cpu_to_le32(0), +	}, + +	/* CE1: target->host HTT + HTC control */ +	{ +		.pipenum = __cpu_to_le32(1), +		.pipedir = __cpu_to_le32(PIPEDIR_IN), +		.nentries = __cpu_to_le32(32), +		.nbytes_max = __cpu_to_le32(2048), +		.flags = __cpu_to_le32(CE_ATTR_FLAGS), +		.reserved = __cpu_to_le32(0), +	}, + +	/* CE2: target->host WMI */ +	{ +		.pipenum = __cpu_to_le32(2), +		.pipedir = __cpu_to_le32(PIPEDIR_IN), +		.nentries = __cpu_to_le32(32), +		.nbytes_max = __cpu_to_le32(2048), +		.flags = __cpu_to_le32(CE_ATTR_FLAGS), +		.reserved = __cpu_to_le32(0), +	}, + +	/* CE3: host->target WMI */ +	{ +		.pipenum = __cpu_to_le32(3), +		.pipedir = __cpu_to_le32(PIPEDIR_OUT), +		.nentries = __cpu_to_le32(32), +		.nbytes_max = __cpu_to_le32(2048), +		.flags = __cpu_to_le32(CE_ATTR_FLAGS), +		.reserved = __cpu_to_le32(0), +	}, + +	/* CE4: host->target HTT */ +	{ +		.pipenum = __cpu_to_le32(4), +		.pipedir = __cpu_to_le32(PIPEDIR_OUT), +		.nentries = __cpu_to_le32(256), +		.nbytes_max = __cpu_to_le32(256), +		.flags = __cpu_to_le32(CE_ATTR_FLAGS | CE_ATTR_DIS_INTR), +		.reserved = __cpu_to_le32(0), +	}, + +	/* CE5: target->host Pktlog */ +	{ +		.pipenum = __cpu_to_le32(5), +		.pipedir = __cpu_to_le32(PIPEDIR_IN), +		.nentries = __cpu_to_le32(32), +		.nbytes_max = __cpu_to_le32(2048), +		.flags = __cpu_to_le32(CE_ATTR_FLAGS), +		.reserved = __cpu_to_le32(0), +	}, + +	/* CE6: Reserved for target autonomous hif_memcpy */ +	{ +		.pipenum = __cpu_to_le32(6), +		.pipedir = __cpu_to_le32(PIPEDIR_INOUT), +		.nentries = __cpu_to_le32(32), +		.nbytes_max = __cpu_to_le32(16384), +		.flags = __cpu_to_le32(CE_ATTR_FLAGS), +		.reserved = __cpu_to_le32(0), +	}, + +	/* CE7 used only by Host */ +	{ +		.pipenum = __cpu_to_le32(7), +		.pipedir = __cpu_to_le32(PIPEDIR_INOUT_H2H), +		.nentries = __cpu_to_le32(0), +		.nbytes_max = __cpu_to_le32(0), +		.flags = __cpu_to_le32(CE_ATTR_FLAGS | CE_ATTR_DIS_INTR), +		.reserved = __cpu_to_le32(0), +	}, + +	/* CE8 target->host used only by IPA */ +	{ +		.pipenum = __cpu_to_le32(8), +		.pipedir = __cpu_to_le32(PIPEDIR_INOUT), +		.nentries = __cpu_to_le32(32), +		.nbytes_max = __cpu_to_le32(16384), +		.flags = __cpu_to_le32(CE_ATTR_FLAGS), +		.reserved = __cpu_to_le32(0), +	}, +	/* CE 9, 10, 11 are used by MHI driver */ +}; + +/* Map from service/endpoint to Copy Engine. + * This table is derived from the CE_PCI TABLE, above. + * It is passed to the Target at startup for use by firmware. + */ +const struct service_to_pipe ath11k_target_service_to_ce_map_wlan_qcn9074[] = { +	{ +		__cpu_to_le32(ATH11K_HTC_SVC_ID_WMI_DATA_VO), +		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */ +		__cpu_to_le32(3), +	}, +	{ +		__cpu_to_le32(ATH11K_HTC_SVC_ID_WMI_DATA_VO), +		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */ +		__cpu_to_le32(2), +	}, +	{ +		__cpu_to_le32(ATH11K_HTC_SVC_ID_WMI_DATA_BK), +		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */ +		__cpu_to_le32(3), +	}, +	{ +		__cpu_to_le32(ATH11K_HTC_SVC_ID_WMI_DATA_BK), +		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */ +		__cpu_to_le32(2), +	}, +	{ +		__cpu_to_le32(ATH11K_HTC_SVC_ID_WMI_DATA_BE), +		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */ +		__cpu_to_le32(3), +	}, +	{ +		__cpu_to_le32(ATH11K_HTC_SVC_ID_WMI_DATA_BE), +		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */ +		__cpu_to_le32(2), +	}, +	{ +		__cpu_to_le32(ATH11K_HTC_SVC_ID_WMI_DATA_VI), +		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */ +		__cpu_to_le32(3), +	}, +	{ +		__cpu_to_le32(ATH11K_HTC_SVC_ID_WMI_DATA_VI), +		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */ +		__cpu_to_le32(2), +	}, +	{ +		__cpu_to_le32(ATH11K_HTC_SVC_ID_WMI_CONTROL), +		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */ +		__cpu_to_le32(3), +	}, +	{ +		__cpu_to_le32(ATH11K_HTC_SVC_ID_WMI_CONTROL), +		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */ +		__cpu_to_le32(2), +	}, +	{ +		__cpu_to_le32(ATH11K_HTC_SVC_ID_RSVD_CTRL), +		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */ +		__cpu_to_le32(0), +	}, +	{ +		__cpu_to_le32(ATH11K_HTC_SVC_ID_RSVD_CTRL), +		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */ +		__cpu_to_le32(1), +	}, +	{ +		__cpu_to_le32(ATH11K_HTC_SVC_ID_TEST_RAW_STREAMS), +		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */ +		__cpu_to_le32(0), +	}, +	{ +		__cpu_to_le32(ATH11K_HTC_SVC_ID_TEST_RAW_STREAMS), +		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */ +		__cpu_to_le32(1), +	}, +	{ +		__cpu_to_le32(ATH11K_HTC_SVC_ID_HTT_DATA_MSG), +		__cpu_to_le32(PIPEDIR_OUT),	/* out = UL = host -> target */ +		__cpu_to_le32(4), +	}, +	{ +		__cpu_to_le32(ATH11K_HTC_SVC_ID_HTT_DATA_MSG), +		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */ +		__cpu_to_le32(1), +	}, +	{ +		__cpu_to_le32(ATH11K_HTC_SVC_ID_PKT_LOG), +		__cpu_to_le32(PIPEDIR_IN),	/* in = DL = target -> host */ +		__cpu_to_le32(5), +	}, + +	/* (Additions here) */ + +	{ /* must be last */ +		__cpu_to_le32(0), +		__cpu_to_le32(0), +		__cpu_to_le32(0), +	}, +}; + +const struct ath11k_hw_ring_mask ath11k_hw_ring_mask_qcn9074 = { +	.tx  = { +		ATH11K_TX_RING_MASK_0, +		ATH11K_TX_RING_MASK_1, +		ATH11K_TX_RING_MASK_2, +	}, +	.rx_mon_status = { +		0, 0, 0, +		ATH11K_RX_MON_STATUS_RING_MASK_0, +		ATH11K_RX_MON_STATUS_RING_MASK_1, +		ATH11K_RX_MON_STATUS_RING_MASK_2, +	}, +	.rx = { +		0, 0, 0, 0, +		ATH11K_RX_RING_MASK_0, +		ATH11K_RX_RING_MASK_1, +		ATH11K_RX_RING_MASK_2, +		ATH11K_RX_RING_MASK_3, +	}, +	.rx_err = { +		0, 0, 0, +		ATH11K_RX_ERR_RING_MASK_0, +	}, +	.rx_wbm_rel = { +		0, 0, 0, +		ATH11K_RX_WBM_REL_RING_MASK_0, +	}, +	.reo_status = { +		0, 0, 0, +		ATH11K_REO_STATUS_RING_MASK_0, +	}, +	.rxdma2host = { +		0, 0, 0, +		ATH11K_RXDMA2HOST_RING_MASK_0, +	}, +	.host2rxdma = { +		0, 0, 0, +		ATH11K_HOST2RXDMA_RING_MASK_0, +	}, +}; +  const struct ath11k_hw_regs ipq8074_regs = {  	/* SW2TCL(x) R0 ring configuration address */  	.hal_tcl1_ring_base_lsb = 0x00000510, @@ -841,6 +1525,26 @@ const struct ath11k_hw_regs ipq8074_regs = {  	.hal_reo_status_ring_base_lsb = 0x00000504,  	.hal_reo_status_hp = 0x00003070, +	/* WCSS relative address */ +	.hal_seq_wcss_umac_ce0_src_reg = 0x00a00000, +	.hal_seq_wcss_umac_ce0_dst_reg = 0x00a01000, +	.hal_seq_wcss_umac_ce1_src_reg = 0x00a02000, +	.hal_seq_wcss_umac_ce1_dst_reg = 0x00a03000, + +	/* WBM Idle address */ +	.hal_wbm_idle_link_ring_base_lsb = 0x00000860, +	.hal_wbm_idle_link_ring_misc = 0x00000870, + +	/* SW2WBM release address */ +	.hal_wbm_release_ring_base_lsb = 0x000001d8, + +	/* WBM2SW release address */ +	.hal_wbm0_release_ring_base_lsb = 0x00000910, +	.hal_wbm1_release_ring_base_lsb = 0x00000968, + +	/* PCIe base address */ +	.pcie_qserdes_sysclk_en_sel = 0x0, +	.pcie_pcs_osc_dtct_config_base = 0x0,  };  const struct ath11k_hw_regs qca6390_regs = { @@ -891,4 +1595,96 @@ const struct ath11k_hw_regs qca6390_regs = {  	/* REO status address */  	.hal_reo_status_ring_base_lsb = 0x000004ac,  	.hal_reo_status_hp = 0x00003068, + +	/* WCSS relative address */ +	.hal_seq_wcss_umac_ce0_src_reg = 0x00a00000, +	.hal_seq_wcss_umac_ce0_dst_reg = 0x00a01000, +	.hal_seq_wcss_umac_ce1_src_reg = 0x00a02000, +	.hal_seq_wcss_umac_ce1_dst_reg = 0x00a03000, + +	/* WBM Idle address */ +	.hal_wbm_idle_link_ring_base_lsb = 0x00000860, +	.hal_wbm_idle_link_ring_misc = 0x00000870, + +	/* SW2WBM release address */ +	.hal_wbm_release_ring_base_lsb = 0x000001d8, + +	/* WBM2SW release address */ +	.hal_wbm0_release_ring_base_lsb = 0x00000910, +	.hal_wbm1_release_ring_base_lsb = 0x00000968, + +	/* PCIe base address */ +	.pcie_qserdes_sysclk_en_sel = 0x01e0c0ac, +	.pcie_pcs_osc_dtct_config_base = 0x01e0c628, +}; + +const struct ath11k_hw_regs qcn9074_regs = { +	/* SW2TCL(x) R0 ring configuration address */ +	.hal_tcl1_ring_base_lsb = 0x000004f0, +	.hal_tcl1_ring_base_msb = 0x000004f4, +	.hal_tcl1_ring_id = 0x000004f8, +	.hal_tcl1_ring_misc = 0x00000500, +	.hal_tcl1_ring_tp_addr_lsb = 0x0000050c, +	.hal_tcl1_ring_tp_addr_msb = 0x00000510, +	.hal_tcl1_ring_consumer_int_setup_ix0 = 0x00000520, +	.hal_tcl1_ring_consumer_int_setup_ix1 = 0x00000524, +	.hal_tcl1_ring_msi1_base_lsb = 0x00000538, +	.hal_tcl1_ring_msi1_base_msb = 0x0000053c, +	.hal_tcl1_ring_msi1_data = 0x00000540, +	.hal_tcl2_ring_base_lsb = 0x00000548, +	.hal_tcl_ring_base_lsb = 0x000005f8, + +	/* TCL STATUS ring address */ +	.hal_tcl_status_ring_base_lsb = 0x00000700, + +	/* REO2SW(x) R0 ring configuration address */ +	.hal_reo1_ring_base_lsb = 0x0000029c, +	.hal_reo1_ring_base_msb = 0x000002a0, +	.hal_reo1_ring_id = 0x000002a4, +	.hal_reo1_ring_misc = 0x000002ac, +	.hal_reo1_ring_hp_addr_lsb = 0x000002b0, +	.hal_reo1_ring_hp_addr_msb = 0x000002b4, +	.hal_reo1_ring_producer_int_setup = 0x000002c0, +	.hal_reo1_ring_msi1_base_lsb = 0x000002e4, +	.hal_reo1_ring_msi1_base_msb = 0x000002e8, +	.hal_reo1_ring_msi1_data = 0x000002ec, +	.hal_reo2_ring_base_lsb = 0x000002f4, +	.hal_reo1_aging_thresh_ix_0 = 0x00000564, +	.hal_reo1_aging_thresh_ix_1 = 0x00000568, +	.hal_reo1_aging_thresh_ix_2 = 0x0000056c, +	.hal_reo1_aging_thresh_ix_3 = 0x00000570, + +	/* REO2SW(x) R2 ring pointers (head/tail) address */ +	.hal_reo1_ring_hp = 0x00003038, +	.hal_reo1_ring_tp = 0x0000303c, +	.hal_reo2_ring_hp = 0x00003040, + +	/* REO2TCL R0 ring configuration address */ +	.hal_reo_tcl_ring_base_lsb = 0x000003fc, +	.hal_reo_tcl_ring_hp = 0x00003058, + +	/* REO status address */ +	.hal_reo_status_ring_base_lsb = 0x00000504, +	.hal_reo_status_hp = 0x00003070, + +	/* WCSS relative address */ +	.hal_seq_wcss_umac_ce0_src_reg = 0x01b80000, +	.hal_seq_wcss_umac_ce0_dst_reg = 0x01b81000, +	.hal_seq_wcss_umac_ce1_src_reg = 0x01b82000, +	.hal_seq_wcss_umac_ce1_dst_reg = 0x01b83000, + +	/* WBM Idle address */ +	.hal_wbm_idle_link_ring_base_lsb = 0x00000874, +	.hal_wbm_idle_link_ring_misc = 0x00000884, + +	/* SW2WBM release address */ +	.hal_wbm_release_ring_base_lsb = 0x000001ec, + +	/* WBM2SW release address */ +	.hal_wbm0_release_ring_base_lsb = 0x00000924, +	.hal_wbm1_release_ring_base_lsb = 0x0000097c, + +	/* PCIe base address */ +	.pcie_qserdes_sysclk_en_sel = 0x01e0e0a8, +	.pcie_pcs_osc_dtct_config_base = 0x01e0f45c,  }; | 
