diff options
Diffstat (limited to 'drivers/gpu/drm/i915/display/intel_sdvo.c')
| -rw-r--r-- | drivers/gpu/drm/i915/display/intel_sdvo.c | 10 | 
1 files changed, 5 insertions, 5 deletions
| diff --git a/drivers/gpu/drm/i915/display/intel_sdvo.c b/drivers/gpu/drm/i915/display/intel_sdvo.c index 4eaa4aa86ecd..f770d6bcd2c9 100644 --- a/drivers/gpu/drm/i915/display/intel_sdvo.c +++ b/drivers/gpu/drm/i915/display/intel_sdvo.c @@ -1540,11 +1540,11 @@ static void intel_sdvo_pre_enable(struct intel_atomic_state *state,  		return;  	/* Set the SDVO control regs. */ -	if (INTEL_GEN(dev_priv) >= 4) { +	if (DISPLAY_VER(dev_priv) >= 4) {  		/* The real mode polarity is set by the SDVO commands, using  		 * struct intel_sdvo_dtd. */  		sdvox = SDVO_VSYNC_ACTIVE_HIGH | SDVO_HSYNC_ACTIVE_HIGH; -		if (INTEL_GEN(dev_priv) < 5) +		if (DISPLAY_VER(dev_priv) < 5)  			sdvox |= SDVO_BORDER_ENABLE;  	} else {  		sdvox = intel_de_read(dev_priv, intel_sdvo->sdvo_reg); @@ -1560,7 +1560,7 @@ static void intel_sdvo_pre_enable(struct intel_atomic_state *state,  	else  		sdvox |= SDVO_PIPE_SEL(crtc->pipe); -	if (INTEL_GEN(dev_priv) >= 4) { +	if (DISPLAY_VER(dev_priv) >= 4) {  		/* done in crtc_mode_set as the dpll_md reg must be written early */  	} else if (IS_I945G(dev_priv) || IS_I945GM(dev_priv) ||  		   IS_G33(dev_priv) || IS_PINEVIEW(dev_priv)) { @@ -1571,7 +1571,7 @@ static void intel_sdvo_pre_enable(struct intel_atomic_state *state,  	}  	if (input_dtd.part2.sdvo_flags & SDVO_NEED_TO_STALL && -	    INTEL_GEN(dev_priv) < 5) +	    DISPLAY_VER(dev_priv) < 5)  		sdvox |= SDVO_STALL_SELECT;  	intel_sdvo_write_sdvox(intel_sdvo, sdvox);  } @@ -3281,7 +3281,7 @@ static bool  intel_sdvo_init_ddc_proxy(struct intel_sdvo *sdvo,  			  struct drm_i915_private *dev_priv)  { -	struct pci_dev *pdev = dev_priv->drm.pdev; +	struct pci_dev *pdev = to_pci_dev(dev_priv->drm.dev);  	sdvo->ddc.owner = THIS_MODULE;  	sdvo->ddc.class = I2C_CLASS_DDC; | 
