diff options
Diffstat (limited to 'drivers/cxl/core/pci.c')
| -rw-r--r-- | drivers/cxl/core/pci.c | 18 | 
1 files changed, 9 insertions, 9 deletions
diff --git a/drivers/cxl/core/pci.c b/drivers/cxl/core/pci.c index 5b46bc46aaa9..9d58ab9d33c5 100644 --- a/drivers/cxl/core/pci.c +++ b/drivers/cxl/core/pci.c @@ -101,7 +101,7 @@ int devm_cxl_port_enumerate_dports(struct cxl_port *port)  		return ctx.error;  	return ctx.count;  } -EXPORT_SYMBOL_NS_GPL(devm_cxl_port_enumerate_dports, CXL); +EXPORT_SYMBOL_NS_GPL(devm_cxl_port_enumerate_dports, "CXL");  static int cxl_dvsec_mem_range_valid(struct cxl_dev_state *cxlds, int id)  { @@ -209,7 +209,7 @@ int cxl_await_media_ready(struct cxl_dev_state *cxlds)  	return 0;  } -EXPORT_SYMBOL_NS_GPL(cxl_await_media_ready, CXL); +EXPORT_SYMBOL_NS_GPL(cxl_await_media_ready, "CXL");  static int cxl_set_mem_enable(struct cxl_dev_state *cxlds, u16 val)  { @@ -386,7 +386,7 @@ int cxl_dvsec_rr_decode(struct device *dev, struct cxl_port *port,  	return 0;  } -EXPORT_SYMBOL_NS_GPL(cxl_dvsec_rr_decode, CXL); +EXPORT_SYMBOL_NS_GPL(cxl_dvsec_rr_decode, "CXL");  /**   * cxl_hdm_decode_init() - Setup HDM decoding for the endpoint @@ -464,7 +464,7 @@ int cxl_hdm_decode_init(struct cxl_dev_state *cxlds, struct cxl_hdm *cxlhdm,  	 */  	return 0;  } -EXPORT_SYMBOL_NS_GPL(cxl_hdm_decode_init, CXL); +EXPORT_SYMBOL_NS_GPL(cxl_hdm_decode_init, "CXL");  #define CXL_DOE_TABLE_ACCESS_REQ_CODE		0x000000ff  #define   CXL_DOE_TABLE_ACCESS_REQ_CODE_READ	0 @@ -648,7 +648,7 @@ err:  	devm_kfree(dev, buf);  	dev_err(dev, "Failed to read/validate CDAT.\n");  } -EXPORT_SYMBOL_NS_GPL(read_cdat_data, CXL); +EXPORT_SYMBOL_NS_GPL(read_cdat_data, "CXL");  static void __cxl_handle_cor_ras(struct cxl_dev_state *cxlds,  				 void __iomem *ras_base) @@ -805,7 +805,7 @@ void cxl_dport_init_ras_reporting(struct cxl_dport *dport, struct device *host)  		cxl_disable_rch_root_ints(dport);  	}  } -EXPORT_SYMBOL_NS_GPL(cxl_dport_init_ras_reporting, CXL); +EXPORT_SYMBOL_NS_GPL(cxl_dport_init_ras_reporting, "CXL");  static void cxl_handle_rdport_cor_ras(struct cxl_dev_state *cxlds,  					  struct cxl_dport *dport) @@ -916,7 +916,7 @@ void cxl_cor_error_detected(struct pci_dev *pdev)  		cxl_handle_endpoint_cor_ras(cxlds);  	}  } -EXPORT_SYMBOL_NS_GPL(cxl_cor_error_detected, CXL); +EXPORT_SYMBOL_NS_GPL(cxl_cor_error_detected, "CXL");  pci_ers_result_t cxl_error_detected(struct pci_dev *pdev,  				    pci_channel_state_t state) @@ -966,7 +966,7 @@ pci_ers_result_t cxl_error_detected(struct pci_dev *pdev,  	}  	return PCI_ERS_RESULT_NEED_RESET;  } -EXPORT_SYMBOL_NS_GPL(cxl_error_detected, CXL); +EXPORT_SYMBOL_NS_GPL(cxl_error_detected, "CXL");  static int cxl_flit_size(struct pci_dev *pdev)  { @@ -1030,7 +1030,7 @@ bool cxl_endpoint_decoder_reset_detected(struct cxl_port *port)  	return device_for_each_child(&port->dev, port,  				     __cxl_endpoint_decoder_reset_detected);  } -EXPORT_SYMBOL_NS_GPL(cxl_endpoint_decoder_reset_detected, CXL); +EXPORT_SYMBOL_NS_GPL(cxl_endpoint_decoder_reset_detected, "CXL");  int cxl_pci_get_bandwidth(struct pci_dev *pdev, struct access_coordinate *c)  {  | 
