diff options
author | Chris Packham <chris.packham@alliedtelesis.co.nz> | 2018-05-24 08:23:41 +0300 |
---|---|---|
committer | Stephen Boyd <sboyd@kernel.org> | 2018-06-01 22:46:33 +0300 |
commit | 00c5a926af12a9f0236928dab3dc9faf621406a1 (patch) | |
tree | 50771e7c9a880b3c5c86574d173487e3d2a5e7de /drivers/clk/hisilicon | |
parent | 60cc43fc888428bb2f18f08997432d426a243338 (diff) | |
download | linux-00c5a926af12a9f0236928dab3dc9faf621406a1.tar.xz |
clk: mvebu: use correct bit for 98DX3236 NAND
The correct fieldbit value for the NAND PLL reload trigger is 27.
Fixes: commit e120c17a70e5 ("clk: mvebu: support for 98DX3236 SoC")
Signed-off-by: Chris Packham <chris.packham@alliedtelesis.co.nz>
Signed-off-by: Stephen Boyd <sboyd@kernel.org>
Diffstat (limited to 'drivers/clk/hisilicon')
0 files changed, 0 insertions, 0 deletions