diff options
author | Gregory CLEMENT <gregory.clement@free-electrons.com> | 2015-03-17 19:33:54 +0300 |
---|---|---|
committer | Gregory CLEMENT <gregory.clement@free-electrons.com> | 2015-03-19 13:07:47 +0300 |
commit | 292a3546b9eb20bf5a292f4e55dd1a027424669f (patch) | |
tree | 86a3651ede92225bbbbd6e6819263b584efde379 /arch/arm/boot/dts/armada-xp.dtsi | |
parent | b7f01842bcbbf8aaf26c9f9bd413774114fa83c9 (diff) | |
download | linux-292a3546b9eb20bf5a292f4e55dd1a027424669f.tar.xz |
ARM: mvebu: Conform L2CC node with ePAPR specification by adding cache-level
For L2 cache controller node, cache-level property is mandatory. Let's
add it to Armada 370 and Armada XP device tree.
Signed-off-by: Gregory CLEMENT <gregory.clement@free-electrons.com>
Reviewed-by: Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
Diffstat (limited to 'arch/arm/boot/dts/armada-xp.dtsi')
-rw-r--r-- | arch/arm/boot/dts/armada-xp.dtsi | 1 |
1 files changed, 1 insertions, 0 deletions
diff --git a/arch/arm/boot/dts/armada-xp.dtsi b/arch/arm/boot/dts/armada-xp.dtsi index 448af3352175..013d63f69e36 100644 --- a/arch/arm/boot/dts/armada-xp.dtsi +++ b/arch/arm/boot/dts/armada-xp.dtsi @@ -79,6 +79,7 @@ compatible = "marvell,aurora-system-cache"; reg = <0x08000 0x1000>; cache-id-part = <0x100>; + cache-level = <2>; cache-unified; wt-override; }; |