summaryrefslogtreecommitdiff
path: root/MAINTAINERS
diff options
context:
space:
mode:
authorPhilip Elcan <pelcan@codeaurora.org>2018-03-28 04:55:32 +0300
committerWill Deacon <will.deacon@arm.com>2018-03-28 17:20:17 +0300
commit7f170499f734c417290518aa50cac11953bf8161 (patch)
tree57430fc906fc301e499c2beadb8df75b1c6f50be /MAINTAINERS
parent2a58fca9a7b4a3953c3e983ef80e36df85293a7c (diff)
downloadlinux-7f170499f734c417290518aa50cac11953bf8161.tar.xz
arm64: tlbflush: avoid writing RES0 bits
Several of the bits of the TLBI register operand are RES0 per the ARM ARM, so TLBI operations should avoid writing non-zero values to these bits. This patch adds a macro __TLBI_VADDR(addr, asid) that creates the operand register in the correct format and honors the RES0 bits. Acked-by: Mark Rutland <mark.rutland@arm.com> Signed-off-by: Philip Elcan <pelcan@codeaurora.org> Signed-off-by: Will Deacon <will.deacon@arm.com>
Diffstat (limited to 'MAINTAINERS')
0 files changed, 0 insertions, 0 deletions