summaryrefslogtreecommitdiff
path: root/arch/arm/boot/dts/kirkwood-ts219.dtsi
blob: 587eb71d72cb5074fb37291408650fa19808edb2 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
/ {
	model = "QNAP TS219 family";
	compatible = "qnap,ts219", "marvell,kirkwood";

	memory {
		device_type = "memory";
		reg = <0x00000000 0x20000000>;
	};

	chosen {
		bootargs = "console=ttyS0,115200n8";
		stdout-path = &uart0;
	};

	ocp@f1000000 {
		i2c@11000 {
			status = "okay";
			clock-frequency = <400000>;

			s35390a: s35390a@30 {
				compatible = "s35390a";
				reg = <0x30>;
			};
		};
		serial@12000 {
			status = "okay";
		};
		serial@12100 {
			status = "okay";
		};
		poweroff@12100 {
			compatible = "qnap,power-off";
			reg = <0x12100 0x100>;
			clocks = <&gate_clk 7>;
		};
		spi@10600 {
			status = "okay";

			m25p128@0 {
				#address-cells = <1>;
				#size-cells = <1>;
				compatible = "m25p128", "jedec,spi-nor";
				reg = <0>;
				spi-max-frequency = <20000000>;
				mode = <0>;

				partition@0 {
					reg = <0x00000000 0x00080000>;
					label = "U-Boot";
				};

				partition@200000 {
					reg = <0x00200000 0x00200000>;
					label = "Kernel";
				};

				partition@400000 {
					reg = <0x00400000 0x00900000>;
					label = "RootFS1";
				};
				partition@d00000 {
					reg = <0x00d00000 0x00300000>;
					label = "RootFS2";
				};
				partition@40000 {
					reg = <0x00080000 0x00040000>;
					label = "U-Boot Config";
				};
				partition@c0000 {
					reg = <0x000c0000 0x00140000>;
					label = "NAS Config";
				};
			};
		};
		sata@80000 {
			pinctrl-0 = <&pmx_sata0 &pmx_sata1>;
			pinctrl-names = "default";
			status = "okay";
			nr-ports = <2>;
		};
	};
};

&mdio {
	status = "okay";

	ethphy0: ethernet-phy@X {
                /* overwrite reg property in board file */
	};
};

&eth0 {
	status = "okay";
	ethernet0-port@0 {
		phy-handle = <&ethphy0>;
	};
};

&pciec {
        status = "okay";
};

&pcie0 {
	status = "okay";
};