index
:
kernel/linux.git
linux-2.6.11.y
linux-2.6.12.y
linux-2.6.13.y
linux-2.6.14.y
linux-2.6.15.y
linux-2.6.16.y
linux-2.6.17.y
linux-2.6.18.y
linux-2.6.19.y
linux-2.6.20.y
linux-2.6.21.y
linux-2.6.22.y
linux-2.6.23.y
linux-2.6.24.y
linux-2.6.25.y
linux-2.6.26.y
linux-2.6.27.y
linux-2.6.28.y
linux-2.6.29.y
linux-2.6.30.y
linux-2.6.31.y
linux-2.6.32.y
linux-2.6.33.y
linux-2.6.34.y
linux-2.6.35.y
linux-2.6.36.y
linux-2.6.37.y
linux-2.6.38.y
linux-2.6.39.y
linux-3.0.y
linux-3.1.y
linux-3.10.y
linux-3.11.y
linux-3.12.y
linux-3.13.y
linux-3.14.y
linux-3.15.y
linux-3.16.y
linux-3.17.y
linux-3.18.y
linux-3.19.y
linux-3.2.y
linux-3.3.y
linux-3.4.y
linux-3.5.y
linux-3.6.y
linux-3.7.y
linux-3.8.y
linux-3.9.y
linux-4.0.y
linux-4.1.y
linux-4.10.y
linux-4.11.y
linux-4.12.y
linux-4.13.y
linux-4.14.y
linux-4.15.y
linux-4.16.y
linux-4.17.y
linux-4.18.y
linux-4.19.y
linux-4.2.y
linux-4.20.y
linux-4.3.y
linux-4.4.y
linux-4.5.y
linux-4.6.y
linux-4.7.y
linux-4.8.y
linux-4.9.y
linux-5.0.y
linux-5.1.y
linux-5.10.y
linux-5.11.y
linux-5.12.y
linux-5.13.y
linux-5.14.y
linux-5.15.y
linux-5.16.y
linux-5.17.y
linux-5.18.y
linux-5.19.y
linux-5.2.y
linux-5.3.y
linux-5.4.y
linux-5.5.y
linux-5.6.y
linux-5.7.y
linux-5.8.y
linux-5.9.y
linux-6.0.y
linux-6.1.y
linux-6.10.y
linux-6.11.y
linux-6.12.y
linux-6.2.y
linux-6.3.y
linux-6.4.y
linux-6.5.y
linux-6.6.y
linux-6.7.y
linux-6.8.y
linux-6.9.y
linux-rockchip-6.1.y
linux-rockchip-6.5.y
linux-rolling-lts
linux-rolling-stable
master
Linux kernel stable tree (mirror)
Andrey V.Kosteltsev
summary
refs
log
tree
commit
diff
log msg
author
committer
range
path:
root
/
drivers
/
clk
/
meson
/
meson8b.h
Age
Commit message (
Expand
)
Author
Files
Lines
2023-08-08
clk: meson: meson8b: move bindings include to main driver
Neil Armstrong
1
-7
/
+0
2023-08-08
dt-bindings: clk: meson8b-clkc: expose all clock ids
Neil Armstrong
1
-108
/
+0
2023-08-08
clk: meson: migrate meson8b out of hw_onecell_data to drop NR_CLKS
Neil Armstrong
1
-2
/
+0
2021-09-23
clk: meson: meson8b: Initialize the HDMI PLL registers
Martin Blumenstingl
1
-1
/
+12
2021-09-23
clk: meson: meson8b: Add the vid_pll_lvds_en gate clock
Martin Blumenstingl
1
-1
/
+2
2021-09-23
clk: meson: meson8b: Export the video clocks
Martin Blumenstingl
1
-11
/
+1
2020-07-21
Merge branch 'clk-amlogic' into clk-next
Stephen Boyd
1
-1
/
+3
2020-07-11
Replace HTTP links with HTTPS ones: Common CLK framework
Alexander A. Klimov
1
-1
/
+1
2020-07-09
clk: meson: meson8b: add the vclk2_en gate clock
Martin Blumenstingl
1
-1
/
+2
2020-07-09
clk: meson: meson8b: add the vclk_en gate clock
Martin Blumenstingl
1
-1
/
+2
2020-05-02
clk: meson: meson8b: Don't rely on u-boot to init all GP_PLL registers
Martin Blumenstingl
1
-0
/
+4
2020-04-14
clk: meson8b: export the HDMI system clock
Martin Blumenstingl
1
-1
/
+0
2019-06-11
clk: meson: meson8b: add the cts_i958 clock
Martin Blumenstingl
1
-1
/
+1
2019-06-11
clk: meson: meson8b: add the cts_mclk_i958 clocks
Martin Blumenstingl
1
-1
/
+4
2019-06-11
clk: meson: meson8b: add the cts_amclk clocks
Martin Blumenstingl
1
-1
/
+4
2019-04-01
clk: meson: meson8b: add the video decoder clock trees
Martin Blumenstingl
1
-1
/
+16
2019-04-01
clk: meson: meson8b: add the VPU clock trees
Martin Blumenstingl
1
-1
/
+8
2019-04-01
clk: meson: meson8b: add support for the GP_PLL clock on Meson8m2
Martin Blumenstingl
1
-1
/
+4
2019-02-13
clk: meson: meson8b: fix the naming of the APB clocks
Martin Blumenstingl
1
-1
/
+1
2019-01-07
clk: meson: meson8b: add the GPU clock tree
Martin Blumenstingl
1
-1
/
+8
2018-12-03
clk: meson: meson8b: add the read-only video clock trees
Martin Blumenstingl
1
-2
/
+51
2018-12-03
clk: meson: meson8b: add the fractional divider for vid_pll_dco
Martin Blumenstingl
1
-0
/
+1
2018-11-23
clk: meson: meson8b: add the CPU clock post divider clocks
Martin Blumenstingl
1
-1
/
+12
2018-11-23
clk: meson: meson8b: rename cpu_div2/cpu_div3 to cpu_in_div2/cpu_in_div3
Martin Blumenstingl
1
-2
/
+2
2018-09-26
clk: meson: clk-pll: remove od parameters
Jerome Brunet
1
-1
/
+4
2018-05-18
clk: meson: use SPDX license identifiers consistently
Jerome Brunet
1
-12
/
+1
2018-05-15
clk: meson: meson8b: add support for the NAND clocks
Martin Blumenstingl
1
-1
/
+4
2018-03-13
clk: meson: add fdiv clock gates
Jerome Brunet
1
-1
/
+6
2018-03-13
clk: meson: add mpll pre-divider
Jerome Brunet
1
-1
/
+2
2018-03-13
clk: meson: rework meson8b cpu clock
Jerome Brunet
1
-1
/
+6
2018-03-13
clk: meson: split divider and gate part of mpll
Jerome Brunet
1
-1
/
+5
2017-08-04
clk: meson: meson8b: register the built-in reset controller
Martin Blumenstingl
1
-1
/
+8
2017-08-04
clk: meson8b: expose every clock in the bindings
Jerome Brunet
1
-99
/
+4
2017-06-12
clk: meson8b: export the ethernet gate clock
Martin Blumenstingl
1
-1
/
+1
2017-06-12
clk: meson8b: export the USB clocks
Martin Blumenstingl
1
-5
/
+5
2017-06-12
clk: meson8b: export the gate clock for the HW random number generator
Martin Blumenstingl
1
-1
/
+1
2017-06-12
clk: meson8b: export the SDIO clock
Martin Blumenstingl
1
-1
/
+1
2017-06-12
clk: meson8b: export the SAR ADC clocks
Martin Blumenstingl
1
-2
/
+2
2017-03-27
clk: meson8b: add the mplls clocks 0, 1 and 2
Jerome Brunet
1
-1
/
+19
2016-09-02
meson: clk: Add support for clock gates
Alexander Müller
1
-0
/
+5
2016-09-02
clk: meson: Copy meson8b CLKID defines to private header file
Alexander Müller
1
-0
/
+107
2016-09-02
meson: clk: Rename register names according to Amlogic datasheet
Alexander Müller
1
-6
/
+5
2016-09-02
meson: clk: Move register definitions to meson8b.h
Alexander Müller
1
-0
/
+40