diff options
| author | Timur Kristóf <timur.kristof@gmail.com> | 2025-09-24 14:38:34 +0300 |
|---|---|---|
| committer | Greg Kroah-Hartman <gregkh@linuxfoundation.org> | 2025-11-13 23:37:49 +0300 |
| commit | b47260ed4debb1450105b7bc5a63896607e910d6 (patch) | |
| tree | c918a7ae248b7e893d426a479a000737f8f265ff /scripts/gdb/linux/xarray.py | |
| parent | 896bceea3bcc9ea7993ceef51b3bbcfac486c1d2 (diff) | |
| download | linux-b47260ed4debb1450105b7bc5a63896607e910d6.tar.xz | |
drm/amd/display: Reject modes with too high pixel clock on DCE6-10
commit 118800b0797a046adaa2a8e9dee9b971b78802a7 upstream.
Reject modes with a pixel clock higher than the maximum display
clock. Use 400 MHz as a fallback value when the maximum display
clock is not known. Pixel clocks that are higher than the display
clock just won't work and are not supported.
With the addition of the YUV422 fallback, DC can now accidentally
select a mode requiring higher pixel clock than actually supported
when the DP version supports the required bandwidth but the clock
is otherwise too high for the display engine. DCE 6-10 don't
support these modes but they don't have a bandwidth calculation
to reject them properly.
Fixes: db291ed1732e ("drm/amd/display: Add fallback path for YCBCR422")
Reviewed-by: Alex Deucher <alexander.deucher@amd.com>
Signed-off-by: Timur Kristóf <timur.kristof@gmail.com>
Signed-off-by: Mario Limonciello <mario.limonciello@amd.com>
Signed-off-by: Alex Deucher <alexander.deucher@amd.com>
Signed-off-by: Greg Kroah-Hartman <gregkh@linuxfoundation.org>
Diffstat (limited to 'scripts/gdb/linux/xarray.py')
0 files changed, 0 insertions, 0 deletions
