diff options
author | Stephen Boyd <sboyd@kernel.org> | 2018-03-15 01:16:23 +0300 |
---|---|---|
committer | Stephen Boyd <sboyd@kernel.org> | 2018-03-15 01:16:23 +0300 |
commit | 186dcd4ab2400d2d97329dbb515b9648151fedba (patch) | |
tree | a935c47e31f186223cf3ce735537d2600db3c415 /drivers/rpmsg | |
parent | 7928b2cbe55b2a410a0f5c1f154610059c57b1b2 (diff) | |
parent | 5b13ef64eebdc9e989fac2a3eb9aaa252a3edda6 (diff) | |
download | linux-186dcd4ab2400d2d97329dbb515b9648151fedba.tar.xz |
Merge tag 'clk-for-v4.17-1' of https://github.com/BayLibre/clk-meson into clk-amlogic
Pull amlogic clk driver updates from Neil Armstrong:
- pll fixes for GXBB, GXL and AXG
- use regmap in clock controllers for GXBB, GXL and AXG
- general clock updates for Meson8, GXBB, GXL and AXG
(Based on the clk-helpers topic branch as a dependency)
* tag 'clk-for-v4.17-1' of https://github.com/BayLibre/clk-meson: (49 commits)
clk: meson: clean-up clk81 clocks
clk: meson: add fdiv clock gates
clk: meson: add mpll pre-divider
clk: meson: axg: add hifi pll clock
clk: meson: axg: add hifi clock bindings
clk: meson: add ROUND_CLOSEST to the pll driver
clk: meson: add gp0 frac parameter for axg and gxl
clk: meson: improve pll driver results with frac
clk: meson: remove special gp0 lock loop
clk: meson: poke pll CNTL last
clk: meson: add fractional part of meson8b fixed_pll
clk: meson: use hhi syscon if available
clk: meson: remove obsolete cpu_clk
clk: meson: rework meson8b cpu clock
clk: meson: split divider and gate part of mpll
clk: meson: migrate plls clocks to clk_regmap
clk: meson: migrate the audio divider clock to clk_regmap
clk: meson: migrate mplls clocks to clk_regmap
clk: meson: add regmap helpers for parm
clk: meson: migrate muxes to clk_regmap
...
Diffstat (limited to 'drivers/rpmsg')
0 files changed, 0 insertions, 0 deletions