summaryrefslogtreecommitdiff
path: root/drivers/mfd/wm8994.h
diff options
context:
space:
mode:
authorChen Zhong <chen.zhong@mediatek.com>2017-10-05 06:50:23 +0300
committerStephen Boyd <sboyd@codeaurora.org>2017-11-02 11:07:51 +0300
commitc955bf3998efa3355790a4d8c82874582f1bc727 (patch)
tree4df4e73b5bd0d3d4ba1405bdb20950b7b5070308 /drivers/mfd/wm8994.h
parent808ecf4ad087f80c2eee99af67549f05d5315694 (diff)
downloadlinux-c955bf3998efa3355790a4d8c82874582f1bc727.tar.xz
clk: mediatek: add the option for determining PLL source clock
Since the previous setup always sets the PLL using crystal 26MHz, this doesn't always happen in every MediaTek platform. So the patch added flexibility for assigning extra member for determining the PLL source clock. Signed-off-by: Chen Zhong <chen.zhong@mediatek.com> Signed-off-by: Sean Wang <sean.wang@mediatek.com> Signed-off-by: Stephen Boyd <sboyd@codeaurora.org>
Diffstat (limited to 'drivers/mfd/wm8994.h')
0 files changed, 0 insertions, 0 deletions