diff options
author | Andy Shevchenko <andriy.shevchenko@linux.intel.com> | 2015-10-08 18:56:26 +0300 |
---|---|---|
committer | Thomas Gleixner <tglx@linutronix.de> | 2015-11-07 12:37:30 +0300 |
commit | 354dbaa7ff5b53a0ed1c0f7a9773d5953b3a1bb9 (patch) | |
tree | 090e7de8dfc9c94f35ecf0267747b72ab5c71756 /arch/x86 | |
parent | 66ef3493d4bb387f5a83915e33dc893102fd1b43 (diff) | |
download | linux-354dbaa7ff5b53a0ed1c0f7a9773d5953b3a1bb9.tar.xz |
x86/cpu/intel: Enable X86_FEATURE_NONSTOP_TSC_S3 for Merrifield
The Intel Merrifield SoC is a successor of the Intel MID line of
SoCs. Let's set the neccessary capability for that chip. See commit
c54fdbb2823d (x86: Add cpu capability flag X86_FEATURE_NONSTOP_TSC_S3)
for the details.
Signed-off-by: Andy Shevchenko <andriy.shevchenko@linux.intel.com>
Link: http://lkml.kernel.org/r/1444319786-36125-1-git-send-email-andriy.shevchenko@linux.intel.com
Signed-off-by: Thomas Gleixner <tglx@linutronix.de>
Diffstat (limited to 'arch/x86')
-rw-r--r-- | arch/x86/kernel/cpu/intel.c | 1 |
1 files changed, 1 insertions, 0 deletions
diff --git a/arch/x86/kernel/cpu/intel.c b/arch/x86/kernel/cpu/intel.c index 98a13db5f4be..209ac1e7d1f0 100644 --- a/arch/x86/kernel/cpu/intel.c +++ b/arch/x86/kernel/cpu/intel.c @@ -97,6 +97,7 @@ static void early_init_intel(struct cpuinfo_x86 *c) switch (c->x86_model) { case 0x27: /* Penwell */ case 0x35: /* Cloverview */ + case 0x4a: /* Merrifield */ set_cpu_cap(c, X86_FEATURE_NONSTOP_TSC_S3); break; default: |