diff options
author | Peter Zijlstra <peterz@infradead.org> | 2019-06-13 16:43:18 +0300 |
---|---|---|
committer | Paul Burton <paul.burton@mips.com> | 2019-08-31 13:03:46 +0300 |
commit | dfc8d8de855d566eb83a27e58a69741de42a90da (patch) | |
tree | 20083e6d912de45bded2b55c2d4452bfefcfb2fd /arch/mips | |
parent | 00f3e689518b8f8d36e333d3b447db18ef22abb3 (diff) | |
download | linux-dfc8d8de855d566eb83a27e58a69741de42a90da.tar.xz |
mips/atomic: Fix cmpxchg64 barriers
There were no memory barriers on the 32bit implementation of
cmpxchg64(). Fix this.
Signed-off-by: Peter Zijlstra (Intel) <peterz@infradead.org>
Signed-off-by: Paul Burton <paul.burton@mips.com>
Diffstat (limited to 'arch/mips')
-rw-r--r-- | arch/mips/include/asm/cmpxchg.h | 7 |
1 files changed, 5 insertions, 2 deletions
diff --git a/arch/mips/include/asm/cmpxchg.h b/arch/mips/include/asm/cmpxchg.h index f345a873742d..59cf5cbb3883 100644 --- a/arch/mips/include/asm/cmpxchg.h +++ b/arch/mips/include/asm/cmpxchg.h @@ -290,10 +290,13 @@ static inline unsigned long __cmpxchg64(volatile void *ptr, * will cause a build error unless cpu_has_64bits is a \ * compile-time constant 1. \ */ \ - if (cpu_has_64bits && kernel_uses_llsc) \ + if (cpu_has_64bits && kernel_uses_llsc) { \ + smp_mb__before_llsc(); \ __res = __cmpxchg64((ptr), __old, __new); \ - else \ + smp_llsc_mb(); \ + } else { \ __res = __cmpxchg64_unsupported(); \ + } \ \ __res; \ }) |