summaryrefslogtreecommitdiff
path: root/arch/arm/mm/cache-xsc3l2.c
diff options
context:
space:
mode:
authorNicolas Pitre <nico@cam.org>2008-09-13 00:11:51 +0400
committerNicolas Pitre <nico@cam.org>2009-03-16 04:01:21 +0300
commit1bb772679ffb0ba1ff1d40d8c6b855ab029f177d (patch)
treec76eb84a6f8df764f0c8e13d84964968c3ab10b7 /arch/arm/mm/cache-xsc3l2.c
parent58edb515724f9e63e569536d01ac8d8f8ddb367a (diff)
downloadlinux-1bb772679ffb0ba1ff1d40d8c6b855ab029f177d.tar.xz
[ARM] Feroceon: add highmem support to L2 cache handling code
The choice is between looping over the physical range and performing single cache line operations, or to map highmem pages somewhere, as cache range ops are possible only on virtual addresses. Because L2 range ops are much faster, we go with the later by factoring the physical-to-virtual address conversion and use a fixmap entry for it in the HIGHMEM case. Possible future optimizations to avoid the pte setup cost: - do the pte setup for highmem pages only - determine a threshold for doing a line-by-line processing on physical addresses when the range is small Signed-off-by: Nicolas Pitre <nico@marvell.com>
Diffstat (limited to 'arch/arm/mm/cache-xsc3l2.c')
0 files changed, 0 insertions, 0 deletions