summaryrefslogtreecommitdiff
path: root/scripts/gdb/linux/modules.py
diff options
context:
space:
mode:
authorJoel Stanley <joel@jms.id.au>2020-08-12 14:13:29 +0300
committerJoel Stanley <joel@jms.id.au>2020-08-13 01:55:13 +0300
commit092c0e20139efe8b4fb630281bd9c99c74ec4a54 (patch)
treed01c09fda5aa6764625ea2688355baa8cc3c4240 /scripts/gdb/linux/modules.py
parentee41b2b489259f01585e49327377f62b76a24748 (diff)
downloadlinux-092c0e20139efe8b4fb630281bd9c99c74ec4a54.tar.xz
ARM: aspeed: g5: Do not set sirq polarity
A feature was added to the aspeed vuart driver to configure the vuart interrupt (sirq) polarity according to the LPC/eSPI strapping register. Systems that depend on a active low behaviour (sirq_polarity set to 0) such as OpenPower boxes also use LPC, so this relationship does not hold. The property was added for a Tyan S7106 system which is unfortuantly not supported in the kernel tree. Should other systems wish to use this feature of the driver they should add it to the machine device tree. OpenBMC-Staging-Count: 1 Fixes: c791fc76bc72 ("arm: dts: aspeed: Add vuart aspeed,sirq-polarity-sense...") Cc: stable@vger.kernel.org Alexander A. Filippov <a.filippov@yadro.com> Signed-off-by: Joel Stanley <joel@jms.id.au>
Diffstat (limited to 'scripts/gdb/linux/modules.py')
0 files changed, 0 insertions, 0 deletions