summaryrefslogtreecommitdiff
path: root/Documentation/mtd
diff options
context:
space:
mode:
authorGabriel Fernandez <gabriel.fernandez@linaro.org>2015-10-07 12:08:57 +0300
committerStephen Boyd <sboyd@codeaurora.org>2015-10-09 09:52:58 +0300
commit46a57afdd70c17cf15b2077c5ea611913f80f85f (patch)
treecbf4f7eb306e7a7bbb7f42b1c30820b48c5b6710 /Documentation/mtd
parentfb4738629b6c06c24ba0649ece20ecec978d8694 (diff)
downloadlinux-46a57afdd70c17cf15b2077c5ea611913f80f85f.tar.xz
drivers: clk: st: PLL rate change implementation for DVFS
Change A9 PLL rate, as per requirement from the cpufreq framework, for DVFS. For rate change, the A9 clock needs to be temporarily sourced from PLL external to A9 and then sourced back to A9-PLL Signed-off-by: Pankaj Dev <pankaj.dev@st.com> Signed-off-by: Gabriel Fernandez <gabriel.fernandez@linaro.org> Signed-off-by: Stephen Boyd <sboyd@codeaurora.org>
Diffstat (limited to 'Documentation/mtd')
0 files changed, 0 insertions, 0 deletions